Public Version
Description
www.ti.com
•
96 hardware requests
•
256 x 32-bit first in first out (FIFO) dynamically allocatable between active channels
The device also embeds three dedicated DMA controllers: enhanced DMA (EDMA), which is embedded in
the IVA2.2 subsystem; display DMA; and universal serial bus (USB) high-speed (HS) DMA. It supports
linked lists.
1.3.6 Multimedia
The device uses the following multimedia accelerators for display and gaming effects as well as high-end
imaging and video applications.
NOTE:
The SGX subsystem is an instantiation by Texas Instruments of the POWERVR® SGX530
core from Imagination Technologies Ltd.
This document contains materials that are ©2003-2007 Imagination Technologies Ltd.
POWERVR and USSE are trademarks or registered trademarks of Imagination Technologies
Ltd.
•
2D and 3D graphics accelerator (POWERVR® SGX530):
–
2D and 3D graphics and video codecs supported on common hardware
–
Tile-based architecture
–
USSE™ multithreaded engine incorporating pixel and vertex shader functionality reducing die area
–
Advanced shader feature set in excess of Microsoft VS3.0, PS3.0, and OpenGL™2.0
–
Industry standard API support Direct3D™ mobile, OpenGL™ ES 1.1 and 2.0, OpenVG™ 1.0.1,
OpenMax
–
Fine-grained task switching, load balancing, and power management
–
Programmable high-quality image anti-aliasing
–
Advanced geometry DMA driven operation for minimum CPU interaction
–
Fully virtualized memory addressing for OS operation in a unified memory architecture
–
Advanced and standard 2D operations (for example, vector graphics, block level transfers, raster
operations, etc.)
–
32K stride support
•
Camera ISP2P subsystem:
–
Supports most of the raw image sensors available in the market
–
Supports up to 128 bytes burst
–
Is backward-compatible with ISP2
–
Camera parallel interface (CPI), which is used to transfer data to the image signal processors. It is
configurable to work as 10- or 12-bit interface.
–
Three serial interfaces: one, which is compatible with the CCP2/MIPI® CSI1 specification (CCP2B),
and two, which are compatible with the MIPI CSI2 specification (CSI2A and CSI2C). There are
several possible configurations between CPI and the serial interfaces via configuring the two PHY's.
–
Image signal processors (ISP2P) for hardware video processing:
•
Video processing front end (VBFE):
•
Optical clamping
•
Optical black clamp
•
Black-level compensation
•
Look-up table (LUT)-based faulty pixel correction
•
2D lens-shading compensation
•
Data formatter
•
Output formatter
•
Video processing back end (VBBE):
•
Preview module
•
Resizer module
194
Introduction
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...