Public Version
www.ti.com
7.5.7.3.4
HSYNC Pulse Width (Minimum Value)
..........................................................
7.5.7.3.5
Cycle Format
........................................................................................
7.5.7.3.6
Unused Bits
..........................................................................................
7.5.7.3.7
RFBI Timings
........................................................................................
7.5.7.3.8
RFBI State-Machine
................................................................................
7.5.7.3.9
RFBI Configuration Flow Charts
..................................................................
7.5.8
Video Encoder Basic Programming Model
.................................................................
7.5.8.1
Video Encoder Software Reset
........................................................................
7.5.8.2
Video DAC Stage Settings
.............................................................................
7.5.8.3
Video Encoder Programming Sequence
.............................................................
7.5.8.4
Video Encoder Register Settings
......................................................................
7.6
Display Subsystem Use Cases and Tips
............................................................................
7.6.1
How to Configure the Scaling Unit in the DISPC Module
................................................
7.6.1.1
Filtering
...................................................................................................
7.6.1.1.1
Vertical Filtering
.....................................................................................
7.6.1.1.2
Horizontal Filtering
..................................................................................
7.6.1.2
Scaling Algorithms
......................................................................................
7.6.1.3
Scaling Settings
.........................................................................................
7.6.1.3.1
Register List
.........................................................................................
7.6.1.3.2
Enabling
..............................................................................................
7.6.1.3.3
Factor
.................................................................................................
7.6.1.3.4
Initial Phase
.........................................................................................
7.6.1.3.5
Coefficients
..........................................................................................
7.6.2
Display Low-Power Refresh Settings
.......................................................................
7.6.2.1
Display Low-Power Refresh Overview
...............................................................
7.6.2.2
Display Subsystem Clock
..............................................................................
7.6.2.2.1
Display Subsystem Clock Configuration
.........................................................
7.6.2.2.2
Display Subsystem Clock Enable
................................................................
7.6.2.3
DPLL4 in Low-Power Mode
............................................................................
7.6.2.4
Autoidle and Smart Idle
................................................................................
7.6.2.4.1
Autoidle
..............................................................................................
7.6.2.4.2
Smart-Idle
............................................................................................
7.6.2.5
FIFO Thresholds
........................................................................................
7.6.2.5.1
FIFO Threshold Settings to Reduce Power Consumption
....................................
7.6.2.6
Vertical and Horizontal Timings
.......................................................................
7.6.2.6.1
Horizontal and Vertical Timing Settings to Reduce Power Consumption
...................
7.6.3
How to Configure the DSI PLL in Video Mode
............................................................
7.6.4
DSI Video Mode Using the DISPC Video Port
............................................................
7.6.4.1
Display Subsystem Clock Configuration
.............................................................
7.6.4.2
Configure DSI, DSI PLL and Complex I/O
...........................................................
7.6.4.2.1
Reset DSI Modules
.................................................................................
7.6.4.2.2
Set Up DSI DPLL
...................................................................................
7.6.4.2.3
Switch to DSI PLL Clock Source
.................................................................
7.6.4.2.4
Set Up DSI Protocol Engine
.......................................................................
7.6.4.2.5
Configure DSI_PHY
................................................................................
7.6.4.2.6
Drive Stop State
....................................................................................
7.6.4.3
Initialization of the External MIPI Display Controller
................................................
7.6.4.4
Configure the DISPC
...................................................................................
7.6.4.4.1
Reset DISPC
........................................................................................
7.6.4.4.2
Configure DISPC Timing, Window, and Color
..................................................
7.6.4.5
Enable Video Mode Using the DISPC Video Port
..................................................
7.6.5
DSI Command Mode Using the DISPC Video Port
.......................................................
7.6.5.1
Display Subsystem Use Cases and Tips
............................................................
26
Contents
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...