Public Version
www.ti.com
SDRAM Controller (SDRC) Subsystem
Table 10-125. SMS_RG_STARTj
Address Offset
0x0000 0060 + (0x0000 0020 * (k))
Index
j = 1 to 7 and k = 0 to 8
Physical Address
0x6C00 0060 + (0x0000 0020 * (k))
Instance
SMS
Description
This register provides the region #j start address (lowest address inside the region), with a 64-KB granularity.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
STARTADDRESS
RESERVED
RESERVED
Bits
Field Name
Description
Type
Reset
31
RESERVED
Write 0s for future compatibility. Read returns 0.
RW
0x0
30:16
STARTADDRESS
Region #j start address (included in the region)
RW
0x----
Aligned on 64-KB boundary.
[15:0] must be written with 0s. No STARTADDRESS parameter for
region 0.
15:0
RESERVED
Write 0s for future compatibility. Read returns 0.
RW
0x0000
Table 10-126. Register Call Summary for Register SMS_RG_STARTj
SDRAM Controller (SDRC) Subsystem
•
•
Table 10-127. SMS_RG_ENDj
Address Offset
0x0000 0064 + (0x0000 0020 * (K))
Index
j = 1 to 7 and k = 0 to 8
Physical Address
0x6C00 0064 + (0x0000 0020 * (K))
Instance
SMS
Description
This register provides the region #j end address (lowest address outside the region), with a 64-KB granularity.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ENDADDRESS
RESERVED
RESERVED
Bits
Field Name
Description
Type
Reset
31
RESERVED
Write 0s for future compatibility. Read returns 0s.
RW
0x0
30:16
ENDADDRESS
Region #j end address (not included in the region)
RW
0x----
Aligned on 64-KB boundary.
[15:0] must be written with 0s. No ENDADDRESS parameter for
region 0.
15:0
RESERVED
Write 0s for future compatibility. Read returns 0s.
RW
0x0000
Table 10-128. Register Call Summary for Register SMS_RG_ENDj
SDRAM Controller (SDRC) Subsystem
•
•
2305
SWPU177N – December 2009 – Revised November 2010
Memory Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...