Public Version
www.ti.com
16.4.2.1.2
Reset and Power Management
...................................................................
16.4.2.2
Interrupts
.................................................................................................
16.4.3
WDTs Functional Description
...............................................................................
16.4.3.1
General WDT Operation
...............................................................................
16.4.3.2
Reset Context
............................................................................................
16.4.3.3
Overflow/Reset Generation
............................................................................
16.4.3.4
Prescaler Value/Timer Reset Frequency
.............................................................
16.4.3.5
Triggering a Timer Reload
.............................................................................
16.4.3.6
Start/Stop Sequence for WDTs (Using WDTi.WSPR Register)
...................................
16.4.3.7
Modifying Timer Count/Load Values and Prescaler Setting
.......................................
16.4.3.8
Watchdog Counter Register Access Restriction (WDTi.WCRR Register)
.......................
16.4.3.9
WDT Interrupt Generation
..............................................................................
16.4.3.10
WDT Under Emulation
................................................................................
16.5
Watchdog Timer Register Manual
....................................................................................
16.5.1
Instance Summary
...........................................................................................
16.5.2
WDT Register Mapping Summary
.........................................................................
16.5.3
WDT Register Descriptions
.................................................................................
16.6
32-kHz Synchronized Timer
...........................................................................................
16.6.1
32-kHz Sync Timer Functional Description
...............................................................
16.6.1.1
Reading the 32-kHz Sync Timer
......................................................................
16.6.1.2
32-kHz Sync Timer Features
..........................................................................
16.6.2
32-kHz Sync Timer Environment
...........................................................................
16.6.3
32-kHz Sync Timer Integration
.............................................................................
16.6.3.1
Clocking, Reset, and Power-Management Scheme
................................................
16.6.3.2
Interrupts
.................................................................................................
16.6.3.3
Sync Timer 32k and MSuspend Signal
..............................................................
16.7
32-kHz Sync Timer Register Manual
................................................................................
16.7.1
32-kHz Sync Timer Instance Summary
...................................................................
16.7.2
32-kHz Sync Timer Register Mapping Summary
........................................................
16.7.3
32-kHz Sync Timer Register Descriptions
................................................................
17
Multimaster High-Speed I
2
C Controller
..............................................................................
17.1
HS I
2
C Overview
........................................................................................................
17.2
HS I
2
C Environment
....................................................................................................
17.2.1
HS I
2
C in I
2
C Mode
...........................................................................................
17.2.1.1
HS I
2
C Pins for Typical Connections in I
2
C Mode
...................................................
17.2.1.2
HS I
2
C Interface Typical Connections
................................................................
17.2.1.3
HS I
2
C Typical Connection Protocol and Data Format
.............................................
17.2.1.3.1
HS I
2
C Serial Data Format
........................................................................
17.2.1.3.2
HS I
2
C Data Validity
................................................................................
17.2.1.3.3
HS I
2
C Start and Stop Conditions
................................................................
17.2.1.3.4
HS I
2
C Addressing
..................................................................................
17.2.1.3.5
HS I
2
C Master Transmitter Mode
.................................................................
17.2.1.3.6
HS I
2
C Master Receiver Mode
....................................................................
17.2.1.3.7
HS I
2
C Slave Transmitter Mode
..................................................................
17.2.1.3.8
HS I
2
C Slave Receiver Mode
.....................................................................
17.2.1.3.9
HS I
2
C Bus Arbitration
.............................................................................
17.2.1.3.10
HS I
2
C Clock Generation and Synchronization
...............................................
17.2.2
HS I
2
C in SCCB Mode
.......................................................................................
17.2.2.1
HS I
2
C Controller Pins for Typical Connections in SCCB Mode
..................................
17.2.2.2
HS I
2
C SCCB Interface Typical Connections
........................................................
17.2.2.3
HS I
2
C SCCB Typical Connection Protocol and Data Format
.....................................
17.2.2.3.1
HS I
2
C Serial Transmission Timing Diagram
...................................................
17.2.2.3.2
HS I
2
C SCCB Transmission Data Formats
......................................................
39
SWPU177N – December 2009 – Revised November 2010
Contents
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...