Public Version
Camera ISP Register Manual
www.ti.com
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
STRB
PSTRB
SHUT
RESERVED
CCP2B_EOL_ENABLE
Bits
Field Name
Description
Type
Reset
31:20
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x000
19
CCP2B_EOL_ENABLE
Don't flush SBL between lines when this bit is cleared.
RW
1
Used to 32-byte overcome alignment constraints when
data is send continuously by CCP2.
EOF generation is not affected.
0x0: Disable EOL generation
0x1: Enable EOL generation
18
RESERVED
Write 0s for future compatibility. Read returns 0.
R
1
17:12
STRB
Frame counter for the STROBE signal generation. From
RW
0x00
0 to 63 frames.
This bit field is ignored if TCTRL.INSEL=GRESET.
11:6
PSTRB
Frame counter for the PRESTROBE signal generation.
RW
0x00
From 0 to 63 frames.
This bit field is ignored if TCTRL.INSEL=GRESET.
5:0
SHUT
Frame counter for the SHUTTER signal generation. From
RW
0x00
0 to 63 frames.
This bit field is ignored if TCTRL.INSEL=GRESET.
Table 6-105. Register Call Summary for Register TCTRL_FRAME
Camera ISP Basic Programming Model
•
•
Camera ISP Timing CTRL Internally-Generated cam_global_reset-Based Control-Signal Generation
Camera ISP Register Manual
•
:
•
Camera ISP Register Description
Table 6-106. TCTRL_PSTRB_DELAY
Address Offset
0x0000 0058
Physical Address
Instance
ISP
See
Description
TIMING CONTROL - PRE STROBE DELAY REGISTER
This register is used by the TIMING CTRL module to generate the PRESTROBE signal.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
DELAY
Bits
Field Name
Description
Type
Reset
31:25
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00
24:0
DELAY
Sets the delay for the CAM.PSTROBE signal assertion in
RW
0x0000000
cycles of the CNTCLK clock. The CNTCLK frequency is
generated with the
.DIVC bit field. The
possible values are 0 to 2^25-1 cycles.
1326
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...