Public Version
MMU Register Manual
www.ti.com
Table 15-34. MMU_RAM
Address Offset
0x05C
Physical address
0x480B D45C
Instance
MMU1 (Camera ISP MMU)
0x5D00 005C
MMU2 (IVA2.2 MMU)
Description
This register holds a RAM entry.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PHYSICALADDRESS
Reserved
MIXED
Reserved
ENDIANNESS
ELEMENTSIZE
Bits
Field Name
Description
Type
Reset
31:12
PHYSICALADDRESS
Physical address of the page
RW
0x00000
11:10
Reserved
Reads return 0. Write 0s for future compatibility.
R
0x0
9
ENDIANNESS
Endianness of the page
RW
0
0x0:
Little endian
0x1:
Big endian - must not be used (locked on little endian)
8:7
ELEMENTSIZE
Element size of the page (8, 16, 32, no translation)
RW
0x0
0x0:
8 bits
0x1:
16 bits
0x2:
32 bits
0x3:
No translation
6
MIXED
Mixed page attribute (use CPU element size)
RW
0
0x0:
Use TLB element size
0x1:
Use CPU element size
5:0
Reserved
Reads return 0. Write 0s for future compatibility.
R
0x00
Table 15-35. Register Call Summary for Register MMU_RAM
MMU Functional Description
•
Basic Programming Model
•
Writing TLB entries statically
MMU Register Manual
•
Table 15-36. MMU_GFLUSH
Address Offset
0x060
Physical address
0x480B D460
Instance
MMU1 (Camera ISP MMU)
0x5D00 0060
MMU2 (IVA2.2 MMU)
Description
This register flushes all the non-protected TLB entries.
Type
RW
2696
Memory Management Units
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...