Public Version
PRCM Functional Description
www.ti.com
Table 3-17. WKUP Power Domain Reset Signals
Name
I/O
(1)
Source/Destination
(2)
Reset Domain
WKUP_RST
I
PRM
Resets the GPTIMER1, WDTIMER2, GPIO 1
WKUP_RSTPWRON
I
PRM
Resets the wake-up control module
MPU_WD_RST
O
PRM
Global warm reset for PRM. Generated by WDTIMER2.
(1)
I = Input; O = Output
(2)
Source for an input signal and destination for an output signal
The PRM logic is reset on any global cold reset. Because the PRM logic is not reset in this case, PRM
registers that are sensitive to a warm reset must also be reset synchronously with the system clock when
a global warm reset occurs.
3.5.1.5.10 PER Power Domain
The PER power domain has two reset input signals (see
Table 3-18. PER Power Domain Reset Signal
Name
I/O
(1)
Source
Reset Domain
PER_RST
I
PRCM
Resets the UART[3, 4],
McBSP[2,3,4],
GPTIMER[2,..,9], WDTIMER3
modules
PER_RST_RET
I
PRCM
Resets the GPIO [2,..,6]
modules
(1)
I = Input; O = Output
3.5.1.5.11 SmartReflex Power Domain
The SmartReflex power domain has one reset input signal (see
Table 3-19. SmartReflex Power Domain Reset Signal
Name
I/O
(1)
Source
Reset Domain
SR_RST
I
PRCM
Resets the SR1 and SR2 modules
(1)
I = Input; O = Output
3.5.1.5.12 DPLL Power Domains
The DPLL power domains for DPLL1, DPLL2, DPLL3, DPLL4 and DPLL5 each have one reset input
signal.
Table 3-20. DPLL Power Domain Reset Signals
Name
I/O
(1)
Source
Reset Domain
DPLL1_RSTPWRON
I
PRCM
Resets the DPLL1 module
DPLL2_RSTPWRON
I
PRCM
Resets the DPLL2 module
DPLL3_RSTPWRON
I
PRCM
Resets the DPLL3 module
DPLL4_RSTPWRON
I
PRCM
Resets the DPLL4 module
DPLL5_RSTPWRON
I
PRCM
Resets the DPLL5 module
(1)
I = Input; O = Output
They are asserted for any type of global cold reset.
3.5.1.5.13 EFUSE Power Domain
The EFUSE power domain has one reset input signal (see
).
258
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...