Public Version
www.ti.com
HS I
2
C Register Manual
Bits
Field Name
Description
Type
Reset
0x1:
Free-running mode
13:12
TMODE
Test mode select
RW
0
0x0:
Functional mode (default)
0x1:
Reserved
0x2:
Test of SCL counters (SCLL, SCLH, PSC).
SCL provides a permanent clock with master
mode.
0x3:
Loop back mode SDA/SCL IO mode
select
11
SSB
Set status bits
RW
0
0x0:
No action
0x1:
Set all interrupt status bits to 1
10:9
Reserved
Write 0s for future compatibility. Read returns 0.
RW
0x0
8
SCL_I_FUNC
SCL line input value (functional mode).
R
1
0x0:
Read 0 from SCL line
0x1:
Read 1 from SCL line
7
SCL_O_FUNC
SCL line output value (functional mode).
R
1
0x0:
Driven 0 on SCL line
0x1:
Driven 1 on SCL line
6
SDA_I_FUNC
SDA line input value (functional mode).
R
1
0x0:
Read 0 from SDA line
0x1:
Read 1 from SDA line
5
SDA_O_FUNC
SDA line output value (functional mode).
RW
0
0x0:
Driven 0 to SDA line
0x1:
Driven 1 to SDA line
4
SCCBE_O
SCCBE line sense output value. Writing is possible only if
RW
0
ST_EN bit is set to 1
0x0:
Write 0 to SCCBE line
0x1:
Write 1 to SCCBE line
3
SCL_I
SCL line sense input value
R
0
0x0:
Read 0 from SCL line
0x1:
Read 1 from SCL line
2
SCL_O
SCL line drive output value. Writing is possible only if
RW
0
ST_EN bit is set to 1
0x0:
Write 0 to SCL line
0x1:
Write 1 to SCL line
1
SDA_I
SDA line sense input value
R
0
0x0:
Read 0 from SDA line
0x1:
Read 1 from SDA line
0
SDA_O
SDA line drive output value. Writing is possible only if
RW
0
ST_EN bit is set to 1
0x0:
Write 0 to SDA line
0x1:
Write 1 to SDA line
Table 17-48. Register Call Summary for Register I2C_SYSTEST
HS I2C Functional Description
•
[0] [1] [2] [3] [4] [5] [6] [7] [8] [9]
HS I2C Register Manual
•
2835
SWPU177N – December 2009 – Revised November 2010
Multimaster High-Speed I
2
C Controller
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...