Public Version
www.ti.com
PRCM Register Manual
3.8.2.15.2 USBHOST_PRM Registers
Table 3-519. RM_RSTST_USBHOST
Address Offset
0x0000 0058
Physical Address
0x4830 7458
Instance
USBHOST_PRM
Description
This register logs the different reset sources of the USB HOST domain. Each bit is set upon release of
the domain reset signal. Must be cleared by software.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
GLOBALCOLD_RST
DOMAINWKUP_RST
GLOBALWARM_RST
COREDOMAINWKUP_RST
Bits
Field Name
Description
Type
Reset
31:4
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0000000
3
COREDOMAINWKUP_RST
CORE domain wake-up reset
RW
0x0
Read 0x0: No power domain wake-up reset.
Write 0x0: Status bit unchanged
Read 0x1: USB HOST domain has been reset following a
CORE power domain wake-up from OFF to ON.
Write 0x1: Status bit is cleared to 0.
2
DOMAINWKUP_RST
Power domain wake-up reset
RW
0x0
Read 0x0: No power domain wake-up reset.
Write 0x0: Status bit unchanged
Read 0x1: USB HOST domain has been reset following
an USB HOST power domain wake-up.
Write 0x1: Status bit is cleared to 0.
1
GLOBALWARM_RST
Global warm reset
RW
0x0
Read 0x0: No global warm reset.
Write 0x0: Status bit unchanged
Read 0x1: USB HOST domain has been reset upon a
global warm reset
Write 0x1: Status bit is cleared to 0.
0
GLOBALCOLD_RST
Global cold reset
RW
0x1
Read 0x0: No global cold reset.
Write 0x0: Status bit unchanged
Read 0x1: USB HOST domain has been reset upon a
global cold reset
Write 0x1: Status bit is cleared to 0.
Table 3-520. Register Call Summary for Register RM_RSTST_USBHOST
PRCM Basic Programming Model
•
RM_RSTST_ <domain_name> (Reset Status Register)
:
PRCM Register Manual
•
:
655
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...