dss-193
Start
RFBI initial configuration
Program the display controller to configure the graphics
(GFX) or video (VIDn) pipeline
Program the display controller in RFBI mode:
Set DSS.DISPC_CONTROL[11] RFBIMODE bit to 1
Select the RFBI data path:
Set DSS.DISPC_CONTROL[16:15] GPOUT field to 0x1
Disable the time division multiplexing (TDM):
Set DSS.DISPC_CONTROL[20] TDMENABLE bit to 0
Disable the time division multiplexing (TDM):
Set DSS.DISPC_CONTROL[20] TDMENABLE bit to 0
Enable RFBI path:
Set DSS.RFBI_CONTROL[1] BYPASSMODE bit to 0
Disable the CS and configuration:
Set DSS.RFBI_CONTROL[3:2] CONFIGSEI.ECT field to 0x0
This enables modifying
the configuration registers
Program timings:
Set DSS RFBI_ONOFF_TIMEi[] bits
Set DSS RFBI_CYCLE_TIMEi[] bits
Program signals polarity
Set DSS.RFBI_CONFIGi[] polarity bits
No
No
Yes
Yes
Internal trigger mode
used?
TE External trigger mode
used?
Program HSYNC and VSYNC polarity
VSYNC: Set DSS.RFBI_CONFIGi[20] TE_VSYNC_POLARITY
HSYNC: Set DSS.RFBI_CONFIGi[21] HSYNCPOLARITY
Program TE polarity
Set DSS.RFBI_CONFIGi[20] TE_VSYNC_POLARITY
Program minimum pulse width:
Set DSS.RFBI_VSYNC_WIDTH[15:0] MINVSYNCPULSEWIDTH
Set DSS.RFBI_HSYNC_WIDTH[15:0] MINHSYNCPULSEWIDTH
Program parallel data widths:
Output data width: Set DSS.RFBI_CONFIGi[1:0] PARALLELMODE
Input data width:Set DSS.RFBI_CONFIGi[6:5] DATATYPE
Number of cycles: Set DSS.RFBI_CONFIGi[10:9] CYCLEFORMAT
Program data format per cycle:
Set DSS.RFBI_DATA_CYCLE1_i[ ] bits
Set DSS.RFBI_DATA_CYCLE2_i[ ] bits (if needed)
Set DSS.RFBI_DATA_CYCLE3_i[ ] bits (if needed)
Selet the CS and configuration:
Set DSS.RFBI_CONTROL[3:2] CONFIGSELECT bit
Select previously programmed
CS configuration
End
RFBI initial configuration
Public Version
Display Subsystem Basic Programming Model
www.ti.com
Figure 7-145. RFBI Initial Configuration
describes how to enable the RFBI module.
1772
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...