Public Version
High-Speed USB Host Subsystem
www.ti.com
Table 22-32. I/O Description
Signal Name
I/O
(1)
Description
Value at Reset
Multiple-Mode FS/LS Serial Interface: Port 1
mm1_txse0
I/O
SE0 function in 3-pin bidirectional DAT/SE0 mode
0
I/O
DM function in 4-pin bidirectional DP/DM mode
O
SE0 output in 6-pin unidirectional DAT/SE0 mode
O
DM output in 6-pin unidirectional DP/DM mode
I/O
SE0-TLL in 2-/3-pin bidirectional DAT/SE0 TLL mode
I/O
DM-TLL in 2-/4-pin bidirectional DP/DM TLL mode
I
SE0-TLL input in 6-pin unidirectional DAT/SE0 TLL mode
I
DM-TLL input in 6-pin unidirectional DP/DM TLL mode
mm1_txdat
I/O
DAT function in 3-pin bidirectional DAT/SE0 mode
n/a
I/O
DP function in 4-pin bidirectional DP/DM mode
O
DAT output in 6-pin unidirectional DAT/SE0 mode
O
DP output in 6-pin unidirectional DAT/SE0 mode
I/O
DAT-TLL in 2-/3-pin bidirectional DAT/SE0 TLL mode
I/O
DP-TLL in2-/4-pin bidirectional DP/DM TLL mode
I
DAT-TLL input in 6-pin unidirectional DAT/SE0 TLL mode
I
DP-TLL input in 6-pin unidirectional DP/DM TLL mode
mm1_txen_n
O
Transmit enable in the 3-pin bidirectional DAT/SE0 or 4-pin bidirectional DP/DM or
1
6-pin unidirectional modes
I
Transmit enable in the 3-pin bidirectional DAT/SE0 TLL or 4-pin bidirectional
DP/DM TLL or 6-pin unidirectional TLL modes (not used in the 2-pin bidirectional
TLL modes)
mm1_rxrcv
I
Differential receiver signal input in the 4-pin bidirectional DP/DM or 6-pin
n/a
unidirectional modes (not used in the 3-pin bidirectional DAT/SE0 mode)
O
Differential receiver signal output in the 4-pin bidirectional DP/DM TLL or 6-pin
unidirectional TLL modes (not used in the 3-pin bidirectional DAT/SE0 TLL or 2-pin
bidirectional TLL modes)
mm1_rxdp
I
Single-ended DP receiver signal input in 6-pin unidirectional modes (not used in
n/a
the 3-pin bidirectional DAT/SE0 or 4-pin bidirectional DP/DM modes)
O
Single-ended DP receiver signal output in 6-pin unidirectional TLL modes (not used
in the 3-pin bidirectional DAT/SE0 TLL or 4-pin bidirectional DP/DM TLL or 2-pin
bidirectional TLL modes)
mm1_rxdm
I
Single-ended DM receiver signal input in 6-pin unidirectional TLL modes (not used
n/a
in the 3-pin bidirectional DAT/SE0 or 4-pin bidirectional DP/DM or 2-pin
bidirectional TLL modes)
O
Single-ended DM receiver signal output in 6-pin unidirectional TLL modes (not
used in the 3-pin bidirectional DAT/SE0 TLL or 4-pin bidirectional DP/DM TLL or
2-pin bidirectional TLL modes)
Multiple-mode FS/LS serial interface: Port 2
mm2_txse0
I/O
SE0 function in 3-pin bidirectional DAT/SE0 mode
0
I/O
DM function in 4-pin bidirectional DP/DM mode
O
SE0 output in 6-pin unidirectional DAT/SE0 mode
O
DM output in 6-pin unidirectional DP/DM mode
I/O
SE0-TLL in 2-/3-pin bidirectional DAT/SE0 TLL mode
I/O
DM-TLL in 2-/4-pin bidirectional DP/DM TLL mode
I
SE0-TLL input in 6-pin unidirectional DAT/SE0 TLL mode
I
DM-TLL input in 6-pin unidirectional DP/DM TLL mode
mm2_txdat
I/O
DAT function in 3-pin bidirectional DAT/SE0 mode
n/a
I/O
DP function in 4-pin bidirectional DP/DM mode
O
DAT output in 6-pin unidirectional DAT/SE0 mode
O
DP output in 6-pin unidirectional DAT/SE0 mode
(1)
I = Input, O = Output
3258
High-Speed USB Host Subsystem and High-Speed USB OTG Controller
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...