Public Version
www.ti.com
9-3.
Flow Chart of the Protection Mechanism
............................................................................
9-4.
L3 Firewall Implementation
............................................................................................
9-5.
L3 Region Overlay and Priority Level Overview
....................................................................
9-6.
Example of REQ_INFO_PERMISSION Register
...................................................................
9-7.
L3 Error Reporting Structure
..........................................................................................
9-8.
Global Error Routing
...................................................................................................
9-9.
L3 Error Routing
........................................................................................................
9-10.
Typical Error Analysis Sequence
.....................................................................................
9-11.
Firewall Configuration Solution 1
.....................................................................................
9-12.
Firewall Configuration Solution 2
.....................................................................................
9-13.
L4 Interconnect Overview
.............................................................................................
9-14.
L4 Initiator-Target Connectivity for L4-Core and L4-Per
..........................................................
9-15.
Example of CONNID_BIT_VECTOR
.................................................................................
9-16.
L4 Firewall Overview
...................................................................................................
9-17.
L4 Error Reporting
......................................................................................................
9-18.
Typical Error Analysis Sequence
.....................................................................................
9-19.
Typical Error Analysis Sequence
.....................................................................................
10-1.
GPMC Environment
....................................................................................................
10-2.
GPMC to 16-Bit Address/Data-Multiplexed Memory
...............................................................
10-3.
GPMC to 16-Bit NAND Device
.......................................................................................
10-4.
GPMC Integration in the Device
......................................................................................
10-5.
GPMC Functional Diagram
............................................................................................
10-6.
Chip-Select Address Mapping and Decoding Mask
...............................................................
10-7.
Asynchronous Single Read on a Nonmultiplexed Address/Data Device
........................................
10-8.
Wait Behavior During an Asynchronous Single Read Access (GPMCFCLKDivider = 1)
.....................
10-9.
Wait Behavior During a Synchronous Read Burst Access
........................................................
10-10. Asynchronous Single Read on an Address/Data-Nonmultiplexed Device
......................................
10-11. Asynchronous Single Read on an Address/Data-Multiplexed Device
...........................................
10-12. Asynchronous Single Write on an Address/Data-Nonmultiplexed Device
......................................
10-13. Asynchronous Single Write on an Address/Data-Multiplexed Device
...........................................
10-14. Asynchronous Multiple (Page Mode) Read
.........................................................................
10-15. Synchronous Single Read (GPMCFCLKDIVIDER = 0)
...........................................................
10-16. Synchronous Single Read (GPMCFCLKDIVIDER = 1)
...........................................................
10-17. Synchronous Single Write on an Address/Data-Multiplexed Device
............................................
10-18. Synchronous Multiple (Burst) Read (GPMCFCLKDIVIDER = 0)
.................................................
10-19. Synchronous Multiple (Burst) Read (GPMCFCLKDIVIDER = 1)
.................................................
10-20. Synchronous Multiple (Burst) Write
..................................................................................
10-21. Synchronous Multiple Write (Burst Write) in Address/Data-Multiplexed Mode
.................................
10-22. NAND Command Latch Cycle
........................................................................................
10-23. NAND Address Latch Cycle
...........................................................................................
10-24. NAND Data Read Cycle
...............................................................................................
10-25. NAND Data Write Cycle
...............................................................................................
10-26. Hamming Code Accumulation Algorithm (1/2)
......................................................................
10-27. Hamming Code Accumulation Algorithm (2/2)
......................................................................
10-28. ECC Computation for a 256-Byte Data Stream (Read or Write)
.................................................
10-29. ECC Computation for a 512-Byte Data Stream (Read or Write)
.................................................
10-30. 128 Word16 ECC Computation
.......................................................................................
10-31. 256 Word16 ECC Computation
.......................................................................................
10-32. Manual Mode Sequence and Mapping
..............................................................................
67
SWPU177N – December 2009 – Revised November 2010
List of Figures
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...