Public Version
www.ti.com
L4 Interconnects
Table 9-218. L4_AP_COMPONENT_H
Address Offset
0x004
Physical Address
Please refer to
Description
Contains a component code and revision, which are used to identify the hardware of the component.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
Bits
Field Name
Description
Type
Reset
31:0
Reserved
Read returns 0
R
0x0000 0000
Table 9-219. Register Call Summary for Register L4_AP_COMPONENT_H
L4 Interconnects
•
Table 9-220. L4_AP_SEGMENT_i_L
Address Offset
0x100 + (0x08*i)
Index
i = 0 to 5 for CORE_AP,
i = 0 to 4 for PER_AP,
i = 0 to 2 for EMU_AP,
i = 0 to 1 for WKUP_AP,
Physical Address
Please refer to
Description
Define the base address of each segments
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
BASE
Bits
Field Name
Description
Type
Reset
31:24
Reserved
Read returns 0.
R
0x00
23:0
BASE
The base address of the segment (with 0s from bit 0 to bit SIZE-1).
R
see
Table 9-221. Register Call Summary for Register L4_AP_SEGMENT_i_L
L4 Interconnects
•
L4 Firewall Address and Protection Registers Setting
•
Table 9-222. L4_AP_SEGMENT_i_L Reset Values
BASE
CORE_AP
PER_AP
EMU_AP
WKUP_AP
i = 0
0x00 0000
0x00 0000
0x00 0000
0x00 0000
i = 1
0x04 0000
0x02 0000
0x40 0000
0x02 0000
i = 2
0x08 0000
0x03 0000
0x60 0000
N/A
i = 3
0x0C 0000
0x04 0000
N/A
N/A
i = 4
0x30 0000
0x05 0000
N/A
N/A
i = 5
0x32 0000
N/A
N/A
N/A
2103
SWPU177N – December 2009 – Revised November 2010
Interconnect
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...