Public Version
www.ti.com
SCM Functional Description
Table 13-26. Signal Group Parameter Controls to Different Interface I/O Pads Mapping (continued)
Pad Group Configurable
Bit Fields for Pad Group
Pads in Group
Type of I/O Group-Associated
Interface
Control
Control Bit Fields
CONTROL.
I2C1–internal pullup resistors
enable control (for more
X
information, see
, I2Cx I/Os
Group Pullupresx Controls and
Load Range Settings)
I2C2
CONTROL.
i2c2_scl;
I2C-specific LB[1:0] setting
i2c2_sda
(for more information, see
and
)
CONTROL.
I2C2–internal pullup resistors
enable control (for more
information, see
, I2Cx I/Os
Group Pullupresx Controls and
Load Range Settings)
I2C3
CONTROL.
I2c3_scl;
I2C-specific LB[1:0] setting
I2c3_sda
(for more information, see
and
)
CONTROL.
I2C3–internal pullup resistors
enable control (for more
information, see
, I2Cx I/Os
Group Pullupresx Controls and
Load Range Settings)
I2C4
CONTROL.
I2c4_scl;
I2C-specific LB[1:0] setting
[4:3]PRG_SR_LB
I2c4_sda
(for more information, see
and
)
CONTROL.
I2C4–internal pullup resistors
[5]PRG_SR_PULLUP
enable control (for more
RESX
information, see
, I2Cx I/Os
Group Pullupresx Controls and
Load Range Settings)
HDQ
CONTROL.
hdq_sio
Low-speed I/O LB[1: 0] + SC[1:0]
controls
CONTROL.
(for more information, see
and
)
System I/Os
CONTROL.
sys_clkout2
High-speed I/O single-bit LB
[30] PRG_CLKOUT2_LB
control
(for more information, see
CONTROL.
sysboot_0 – sysboot_6
[19]
PRG_SYSBOOT_LB
CONTROL.
sys_32k
Low-speed I/O LB[1: 0] + SC[1:0]
[31:30]PRG_32K_SC;
controls
CONTROL.
(for more information, see
[29:28]PRG_32K_LB
and
)
CONTROL.
sys_clkreq
[27:26]PRG_CLKREQ
_SC ;
CONTROL.
[25:24]PRG_CLKREQ
_LB
CONTROL.
sys_nirq
[23:22]PRG_NIRQ_S
C ;
CONTROL.
[21:20]PRG_NIRQ_LB
2483
SWPU177N – December 2009 – Revised November 2010
System Control Module
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...