Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
26
E26
Event Missed Clear #26
W
0
25
E25
Event Missed Clear #25
W
0
24
E24
Event Missed Clear #24
W
0
23
E23
Event Missed Clear #23
W
0
22
E22
Event Missed Clear #22
W
0
21
E21
Event Missed Clear #21
W
0
20
E20
Event Missed Clear #20
W
0
19
E19
Event Missed Clear #19
W
0
18
E18
Event Missed Clear #18
W
0
17
E17
Event Missed Clear #17
W
0
16
E16
Event Missed Clear #16
W
0
15
E15
Event Missed Clear #15
W
0
14
E14
Event Missed Clear #14
W
0
13
E13
Event Missed Clear #13
W
0
12
E12
Event Missed Clear #12
W
0
11
E11
Event Missed Clear #11
W
0
10
E10
Event Missed Clear #10
W
0
9
E9
Event Missed Clear #9
W
0
8
E8
Event Missed Clear #8
W
0
7
E7
Event Missed Clear #7
W
0
6
E6
Event Missed Clear #6
W
0
5
E5
Event Missed Clear #5
W
0
4
E4
Event Missed Clear #4
W
0
3
E3
Event Missed Clear #3
W
0
2
E2
Event Missed Clear #2
W
0
1
E1
Event Missed Clear #1
W
0
0
E0
Event Missed Clear #0
W
0
Table 5-221. Register Call Summary for Register TPCC_EMCR
IVA2.2 Subsystem Register Manual
•
Table 5-222. TPCC_EMCRH
Address Offset
0x030C
Physical address
0x01C0 030C
Instance
IVA2.2 TPCC
Description
Event Missed Clear Register (High Part):
CPU write of 1 to the EMCR.En bit causes the EMR.En bit to be cleared.
CPU write of 0 has no effect.
All error bits must be cleared before additional error interrupts will be asserted by CC.
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
E63
E62
E61
E60
E59
E58
E57
E56
E55
E54
E53
E52
E51
E50
E49
E48
E47
E46
E45
E44
E43
E42
E41
E40
E39
E38
E37
E36
E35
E34
E33
E32
Bits
Field Name
Description
Type
Reset
31
E63
Event Missed Clear #63
W
0
30
E62
Event Missed Clear #62
W
0
29
E61
Event Missed Clear #61
W
0
28
E60
Event Missed Clear #60
W
0
876
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...