Public Version
Display Subsystem Register Manual
www.ti.com
7.7.2 Display Subsystem Register Descriptions
7.7.2.1
Display Subsystem Registers
Table 7-126. DSS_REVISIONNUMBER
Address Offset
0x000
Physical address
0x4805 0000
Instance
DISS
Description
This register contains the display subsystem revision number.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
REV
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Read returns 0.
R
0x000000
7:0
REV
Revision number
R
TI internal data
[7:4] Major revision
[3:0] Minor revision
Table 7-127. Register Call Summary for Register DSS_REVISIONNUMBER
Display Subsystem Register Manual
•
Display Subsystem Register Mapping Summary
Table 7-128. DSS_SYSCONFIG
Address Offset
0x010
Physical address
0x4805 0010
Instance
DISS
Description
This register controls the various parameters of the interconnect interface.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
Reserved
Reserved
AUTOIDLE
SOFTRESET
Bits
Field Name
Description
Type
Reset
31:5
Reserved
Write 0s for future compatibility. Reads return zero.
RW
0x00000000
4:3
Reserved
Reserved. Keep at reset value.
RW
0x0
2
Reserved
Write 0s for future compatibility . Reads return zero.
RW
0
1
SOFTRESET
Software reset. Set this bit to 1 to trigger a module reset. The bit is
RW
0
automatically reset by the hardware. During reads, it always returns
0.
0x0:
Normal mode
0x1:
The module is reset
0
AUTOIDLE
Enable power management capability
RW
1
0x0:
OCP clock is free-running
0x1:
Automatic OCP clock gating strategy is applied based on
the OCP interface activity
1818
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...