Public Version
Camera ISP Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
31:9
RESERVED
Write 0's for future compatibility.
R
0x000000
Reads returns 0.
8:7
SRC_DST_ID
Individual module register command number.
R
0x0
For the modules that only have 2 individual requestors,
this field will only display either 0 or 1. For modules that
have 4 individual requestors, this field will display 0, 1, 2
or 3.
Read 0x0: Read / write module requestor #1
Read 0x1: Read / write module requestor #2
Read 0x2: Read / write module requestor #3
Read 0x3: Read / write module requestor #4
6:2
SRC_DST_M
Source or destination module
R
0x00
Read 0x0: CCDC module ouput
Read 0x1: CCDC module fault pixel correction input
Read 0x2: PREVIEW module input
Read 0x3: PREVIEW module ouput
Read 0x4: PREVIEW module dark frame subtract input
Read 0x5: RESIZER module input
Read 0x6: RESIZER module output line 1
Read 0x7: RESIZER module output line 2
Read 0x8: RESIZER module output line 3
Read 0x9: RESIZER module output line 4
Read 0xA: HISTOGRAM module input
Read 0xB: H3A module output - auto focus
Read 0xC: H3A module output - auto exposure and auto
white balance
Read 0xD: CSI2A module output
Read 0xE: CSI1/CCP2B or CSI2C module output
1
DIRECTION
Direction
R
0
Read 0x0: Read
Read 0x1: Write
0
VALID
Valid bit
R
0
Read 0x0: Not valid.
Read 0x1: Valid
Table 6-525. Register Call Summary for Register SBL_GLB_REG_4
Camera ISP Register Manual
•
Camera ISP SBL Register Summary
Table 6-526. SBL_GLB_REG_5
Address Offset
0x0000 001C
Physical Address
Instance
ISP_SBL
See
Description
GLOBAL REGISTER 5
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
SRC_DST_M
VALID
DIRECTION
SRC_DST_ID
1484
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...