Public Version
PRCM Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
0x15: EMU_PER_ALWON_CLK is DPLL4 clock divided by 21
0x16: EMU_PER_ALWON_CLK is DPLL4 clock divided by 22
0x17: EMU_PER_ALWON_CLK is DPLL4 clock divided by 23
0x18: EMU_PER_ALWON_CLK is DPLL4 clock divided by 24
0x19: EMU_PER_ALWON_CLK is DPLL4 clock divided by 25
0x1A: EMU_PER_ALWON_CLK is DPLL4 clock divided by
26
0x1B: EMU_PER_ALWON_CLK is DPLL4 clock divided by
27
0x1C: EMU_PER_ALWON_CLK is DPLL4 clock divided by
28
0x1D: EMU_PER_ALWON_CLK is DPLL4 clock divided by
29
0x1E: EMU_PER_ALWON_CLK is DPLL4 clock divided by
30
0x1F: EMU_PER_ALWON_CLK is DPLL4 clock divided by 31
0x20: EMU_PER_ALWON_CLK is DPLL4 clock divided by 32
23:22
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
21:16
DIV_DPLL3
DPLL3_M3X2 clock divider factor (1 up to 32); Other enums:
RW
0x04
Reserved
0x1: EMU_CORE_ALWON_CLK is DPLL3 clock divided by 1
0x2: EMU_CORE_ALWON_CLK is DPLL3 clock divided by 2
0x3: EMU_CORE_ALWON_CLK is DPLL3 clock divided by 3
0x4: EMU_CORE_ALWON_CLK is DPLL3 clock divided by 4
0x5: EMU_CORE_ALWON_CLK is DPLL3 clock divided by 5
0x6: EMU_CORE_ALWON_CLK is DPLL3 clock divided by 6
0x7: EMU_CORE_ALWON_CLK is DPLL3 clock divided by 7
0x8: EMU_CORE_ALWON_CLK is DPLL3 clock divided by 8
0x9: EMU_CORE_ALWON_CLK is DPLL3 clock divided by 9
0xA: EMU_CORE_ALWON_CLK is DPLL3 clock divided by
10
0xB: EMU_CORE_ALWON_CLK is DPLL3 clock divided by
11
0xC: EMU_CORE_ALWON_CLK is DPLL3 clock divided by
12
0xD: EMU_CORE_ALWON_CLK is DPLL3 clock divided by
13
0xE: EMU_CORE_ALWON_CLK is DPLL3 clock divided by
14
0xF: EMU_CORE_ALWON_CLK is DPLL3 clock divided by
15
0x10: EMU_CORE_ALWON_CLK is DPLL3 clock divided by
16
0x11: EMU_CORE_ALWON_CLK is DPLL3 clock divided by
17
0x12: EMU_CORE_ALWON_CLK is DPLL3 clock divided by
18
0x13: EMU_CORE_ALWON_CLK is DPLL3 clock divided by
19
0x14: EMU_CORE_ALWON_CLK is DPLL3 clock divided by
20
0x15: EMU_CORE_ALWON_CLK is DPLL3 clock divided by
21
0x16: EMU_CORE_ALWON_CLK is DPLL3 clock divided by
22
536
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...