Public Version
Display Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
1:0
L21EN
Those bits controls the Line21 closed caption encoding according to the
RW
0x0
mode.
0x0:
Line21 encoding OFF
0x1:
Enables encoding in 1st field (odd field)
0x2:
Enables encoding in 2d field (even field)
0x3:
Enables encoding in both fields
Table 7-325. Register Call Summary for Register VENC_L21_WC_CTL
Display Subsystem Functional Description
•
:
•
Wide-Screen Signaling (WSS) Encoding
:
Display Subsystem Basic Programming Model
•
Video Encoder Register Settings
Display Subsystem Register Manual
•
Video Encoder Register Mapping Summary
:
Table 7-326. VENC_HTRIGGER_VTRIGGER
Address Offset
0x60
Physical address
0x4805 0C60
Instance
VENC
Description
VENC HTRIGGER and VTRIGGER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
VTRIG
Reserved
HTRIG
Bits
Field Name
Description
Type
Reset
31:26
Reserved
Reserved. Read returns 0s.
RW
0x00
25:16
VTRIG
Vertical trigger reference for VSYNC. These bits specify the phase
RW
0x000
between VSYNC input and the lines in a field. The VTRIG field is
expressed in units of half-line.
15:11
Reserved
Reserved. Read returns 0s.
RW
0x00
10:0
HTRIG
Horizontal trigger phase, which sets HSYNC. HTRIG is expressed in
RW
0x000
half-pixels or clk2x (27 MHz) periods
Table 7-327. Register Call Summary for Register VENC_HTRIGGER_VTRIGGER
Display Subsystem Basic Programming Model
•
Video Encoder Register Settings
Display Subsystem Register Manual
•
Video Encoder Register Mapping Summary
:
Table 7-328. VENC_SAVID_EAVID
Address Offset
0x64
Physical address
0x4805 0C64
Instance
VENC
Description
VENC SAVID and EAVID
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
EAVID
Reserved
SAVID
1896
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...