Public Version
www.ti.com
Display Subsystem Register Manual
Table 7-360. VENC_TVDETGP_INT_START_STOP_Y
Address Offset
0xB4
Physical address
0x4805 0CB4
Instance
VENC
Description
TV detection Start and Stop line values
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
TVDETGP_INT_STOP_Y
Reserved
TVDETGP_INT_START_Y
Bits
Field Name
Description
Type
Reset
31:26
Reserved
Reserved. Read returns 0s.
RW
0x00
25:16
TVDETGP_INT_STOP_Y
TVDETGP internal stop. These bits define TVDETGP internal
RW
0x001
stop line value.
15:10
Reserved
Reserved. Read returns 0s.
RW
0x00
9:0
TVDETGP_INT_START_Y
TVDETGP internal start. These bits define TVDETGP internal
RW
0x001
start line value.
Table 7-361. Register Call Summary for Register VENC_TVDETGP_INT_START_STOP_Y
Display Subsystem Functional Description
•
TV Detection/Disconnection Pulse Generation
:
•
:
•
Display Subsystem Basic Programming Model
•
Video Encoder Register Settings
Display Subsystem Register Manual
•
Video Encoder Register Mapping Summary
:
Table 7-362. VENC_GEN_CTRL
Address Offset
0xB8
Physical address
0x4805 0CB8
Instance
VENC
Description
TVDETGP enable and SYNC_POLARITY and UVPHASE_POL
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
Reserved
EN
MS
FIP
VIP
656
HIP
FEP
VEP
HEP
TVDP
CBAR
AVIDP
Bits
Field Name
Description
Type
Reset
31:27
Reserved
Reserved. Read returns 0s.
RW
0x0000
26
MS
UVPHASE_POL MS mode UV phase
RW
0
0x0:
CbCr
0x1:
CrCb
25
656
UVPHASE_POL 656 input mode UV phase
RW
0
0x0:
CbCr
0x1:
CrCb
24
CBAR
UVPHASE_POL CBAR mode UV phase
RW
0
0x0:
CbCr
0x1:
CrCb
23
HIP
HSYNC internal polarity
RW
1
0x0:
Active low
1905
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...