Public Version
Interrupt Controller Overview
www.ti.com
12.1 Interrupt Controller Overview
The device provides three interrupt controller (INTC) modules:
•
MPU subsystem INTC (INTCPS): This module handles all MPU-related events, using Priority
Threshold. It communicates with the public ARM Cortex-A8 processor using a private local
interconnect, and runs at half the speed of the processor.
•
IVA2.2 subsystem INTC: This module is a specific combination of WUGEN (wake-up generator) and
the C64x+ DSP interrupt controller (IC). It is used in the device, but is not described in detail in this
chapter. For detailed information about this INTC, see
, IVA2.2 Subsystem.
•
Modem INTC: This module is an L4-mapped INTC that allows the regrouping of all the interrupts sent
to the modem subsystem in stacked mode. It is seen as a level 2 INTC by the MPU and IVA2.2
subsystems. This modem INTC is integrated in the stand-alone device, but it is used only with the
stacked modem. Therefore, it is not described in detail in this TRM, which focuses on the stand-alone
device.
shows the internal interrupt scheme with optional modem INTC (not used in the stand-alone
configuration).
2404
Interrupt Controller
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...