Public Version
www.ti.com
7.5.4.1
Software Reset
..........................................................................................
7.5.4.2
Power Management
....................................................................................
7.5.4.3
Interrupts
.................................................................................................
7.5.4.4
Global Register Controls
...............................................................................
7.5.4.5
Virtual Channels
.........................................................................................
7.5.4.6
Packets
...................................................................................................
7.5.4.7
DSI Complex I/O
........................................................................................
7.5.4.8
Video Mode
..............................................................................................
7.5.4.9
Video Port Data Bus
....................................................................................
7.5.4.10
Command Mode
.........................................................................................
7.5.4.10.1
Command Mode TX FIFO
.........................................................................
7.5.4.10.2
Command Mode RX FIFO
........................................................................
7.5.4.10.3
Command Mode DMA Requests
.................................................................
7.5.4.11
Ultra-Low Power State
..................................................................................
7.5.4.11.1
Entering ULPS
......................................................................................
7.5.4.11.2
Exiting ULPS
........................................................................................
7.5.4.12
DSI Programming Sequence Example
...............................................................
7.5.4.12.1
Video Mode Transfer
...............................................................................
7.5.4.12.2
Command Mode Transfer Example 1
............................................................
7.5.4.12.3
Command Mode Transfer Example 2
............................................................
7.5.5
DSI PLL Controller Basic Programming Model
............................................................
7.5.5.1
Software Reset
..........................................................................................
7.5.5.2
DSI PLL Programming Blocks
.........................................................................
7.5.5.3
DSI PLL Go Sequence
.................................................................................
7.5.5.4
DSI PLL Clock Gating Sequence
.....................................................................
7.5.5.5
DSI PLL Lock Sequence
...............................................................................
7.5.5.6
DSI PLL Error Handling
................................................................................
7.5.5.7
DSI PLL Recommended Values
......................................................................
7.5.6
DSI Complex I/O Basic Programming Model
..............................................................
7.5.6.1
Software Reset
..........................................................................................
7.5.6.2
Reset-Done Bits
.........................................................................................
7.5.6.3
Pad Configuration
.......................................................................................
7.5.6.4
Display Timing Configuration
..........................................................................
7.5.6.4.1
High-Speed Clock Transmission
..................................................................
7.5.6.4.2
High-Speed Data Transmission
...................................................................
7.5.6.4.3
Turn-Around Request in Transmit Mode
........................................................
7.5.6.4.4
Turn-Around Request in Receive Mode
.........................................................
7.5.6.4.5
Other DSI_PHY Transmission and Reception
..................................................
7.5.6.5
Error Handling
...........................................................................................
7.5.7
RFBI Basic Programming Model
............................................................................
7.5.7.1
DISPC Control Registers
...............................................................................
7.5.7.2
RFBI Control Registers
.................................................................................
7.5.7.2.1
High Threshold
......................................................................................
7.5.7.2.2
Bypass Mode
........................................................................................
7.5.7.2.3
Enable
................................................................................................
7.5.7.2.4
Configuration Selection
............................................................................
7.5.7.2.5
ITE Bit
................................................................................................
7.5.7.2.6
Number of Pixels to Transfer
......................................................................
7.5.7.2.7
Programmable Line Number
......................................................................
7.5.7.3
RFBI Configuration
......................................................................................
7.5.7.3.1
Parallel Mode
........................................................................................
7.5.7.3.2
Trigger Mode
........................................................................................
7.5.7.3.3
VSYNC Pulse Width (Minimum Value)
..........................................................
25
SWPU177N – December 2009 – Revised November 2010
Contents
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...