Public Version
PRCM Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
31:19
RESERVED
Read returns 0.
R
0x0000
18
ST_UART4
UART4 idle status.
R
0x1
0x0: UART 4 can be accessed.
0x1: UART 4 cannot be accessed. Any access may
return an error.
17
ST_GPIO6
GPIO 6 idle status
R
0x1
0x0: GPIO 6 can be accessed.
0x1: GPIO 6 cannot be accessed. Any access may return
an error.
16
ST_GPIO5
GPIO 5 idle status
R
0x1
0x0: GPIO 5 can be accessed.
0x1: GPIO 5 cannot be accessed. Any access may return
an error.
15
ST_GPIO4
GPIO 4 idle status
R
0x1
0x0: GPIO 4 can be accessed.
0x1: GPIO 4 cannot be accessed. Any access may return
an error.
14
ST_GPIO3
GPIO 3 idle status
R
0x1
0x0: GPIO 3 can be accessed.
0x1: GPIO 3 cannot be accessed. Any access may return
an error.
13
ST_GPIO2
GPIO 2 idle status
R
0x1
0x0: GPIO 2 can be accessed.
0x1: GPIO 2 cannot be accessed. Any access may return
an error.
12
ST_WDT3
WDTIMER 3 idle status.
R
0x1
0x0: WDTIMER 3 can be accessed.
0x1: WDTIMER 3 cannot be accessed. Any access may
return an error.
11
ST_UART3
UART3 idle status.
R
0x1
0x0: UART 3 can be accessed.
0x1: UART 3 cannot be accessed. Any access may
return an error.
10
ST_GPT9
GPTIMER 9 idle status.
R
0x1
0x0: GPTIMER 9 can be accessed.
0x1: GPTIMER 9 cannot be accessed. Any access may
return an error.
9
ST_GPT8
GPTIMER 8 idle status.
R
0x1
0x0: GPTIMER 8 can be accessed.
0x1: GPTIMER 8 cannot be accessed. Any access may
return an error.
8
ST_GPT7
GPTIMER 7 idle status.
R
0x1
0x0: GPTIMER 7 can be accessed.
0x1: GPTIMER 7 cannot be accessed. Any access may
return an error.
7
ST_GPT6
GPTIMER 6 idle status.
R
0x1
0x0: GPTIMER 6 can be accessed.
0x1: GPTIMER 6 cannot be accessed. Any access may
return an error.
6
ST_GPT5
GPTIMER 5 idle status.
R
0x1
0x0: GPTIMER 5 can be accessed.
0x1: GPTIMER 5 cannot be accessed. Any access may
return an error.
528
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...