Public Version
McBSP Register Manual
www.ti.com
21.6 McBSP Register Manual
shows the base address and address space for the McBSP module instances.
Table 21-36. McBSP Instance Summary
Module Name
Base Address (hex)
Size
McBSP1
0x4807 4000
4K bytes
McBSP5
0x4809 6000
4K bytes
McBSP2
0x4902 2000
4K bytes
McBSP3
0x4902 4000
4K bytes
McBSP4
0x4902 6000
4K bytes
SIDETONE_McBSP2
0x4902 8000
4K bytes
SIDETONE_McBSP3
0x4902 A000
4K bytes
21.6.1 McBSP Register Mapping Summary
CAUTION
The McBSP data registers (that is, DXR_REG for data transmit and DRR_REG
for data receive) support 8/16/32-bit data accesses. All other McBSP registers
are limited to 32-bit data accesses. 16-bit and 8-bit data accesses are not
allowed and can corrupt register contents.
Table 21-37. McBSP1 Registers Mapping Summary
Register Name
Type
Register
Address Offset
Physical Address
Width (Bits)
R
32
0x0000 0000
0x4807 4000
W
32
0x0000 0008
0x4807 4008
RW
32
0x0000 0010
0x4807 4010
RW
32
0x0000 0014
0x4807 4014
RW
32
0x0000 0018
0x4807 4018
RW
32
0x0000 001C
0x4807 401C
RW
32
0x0000 0020
0x4807 4020
RW
32
0x0000 0024
0x4807 4024
RW
32
0x0000 0028
0x4807 4028
RW
32
0x0000 002C
0x4807 402C
RW
32
0x0000 0030
0x4807 4030
RW
32
0x0000 0034
0x4807 4034
RW
32
0x0000 0038
0x4807 4038
RW
32
0x0000 003C
0x4807 403C
RW
32
0x0000 0040
0x4807 4040
RW
32
0x0000 0044
0x4807 4044
RW
32
0x0000 0048
0x4807 4048
RW
32
0x0000 004C
0x4807 404C
RW
32
0x0000 0050
0x4807 4050
RW
32
0x0000 0054
0x4807 4054
RW
32
0x0000 0058
0x4807 4058
RW
32
0x0000 005C
0x4807 405C
RW
32
0x0000 0060
0x4807 4060
RW
32
0x0000 0064
0x4807 4064
3154
Multi-Channel Buffered Serial Port
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...