Public Version
Contents
Preface
....................................................................................................................................
1
Introduction
....................................................................................................................
1.1
Overview
..................................................................................................................
1.2
Environment
..............................................................................................................
1.3
Description
................................................................................................................
1.3.1
MPU Subsystem
................................................................................................
1.3.2
IVA2.2 Subsystem
..............................................................................................
1.3.3
On-Chip Memory
................................................................................................
1.3.4
External Memory Interfaces
...................................................................................
1.3.5
DMA Controllers
.................................................................................................
1.3.6
Multimedia
.......................................................................................................
1.3.7
Comprehensive Power Management
.........................................................................
1.3.8
Peripherals
.......................................................................................................
1.4
POP Concept
.............................................................................................................
1.5
OMAP36xx Family
.......................................................................................................
1.6
Device Identification
.....................................................................................................
2
Memory Mapping
.............................................................................................................
2.1
Introduction
...............................................................................................................
2.2
Global Memory Space Mapping
.......................................................................................
2.3
L3 and L4 Memory Space Mapping
...................................................................................
2.3.1
L3 Memory Space Mapping
...................................................................................
2.3.2
L4 Memory Space Mapping
...................................................................................
2.3.2.1
L4-Core Memory Space Mapping
......................................................................
2.3.2.2
L4-Wakeup Memory Space Mapping
..................................................................
2.3.2.3
L4-Peripheral Memory Space Mapping
................................................................
2.3.2.4
L4-Emulation Memory Space Mapping
................................................................
2.3.3
Register Access Restrictions
..................................................................................
2.4
IVA2.2 Subsystem Memory Space Mapping
.........................................................................
2.4.1
IVA2.2 Subsystem Internal Memory and Cache Allocation
...............................................
2.4.1.1
IVA2.2 Subsystem Memory Hierarchy
.................................................................
2.4.1.2
IVA2.2 Cache Allocation
.................................................................................
2.4.2
DSP Access to L2 Memories
..................................................................................
2.4.2.1
DSP Access to L2 ROM
.................................................................................
2.4.2.2
DSP Access to L2 RAM
.................................................................................
2.4.3
DSP and EDMA Access to Memories and Peripherals
....................................................
2.4.4
L3 Interconnect View of the IVA2.2 Subsystem Memory Space
.........................................
2.4.5
DSP View of the IVA2.2 Subsystem Memory Space
.......................................................
2.4.6
EDMA View of the IVA2.2 Subsystem Memory Space
....................................................
3
Power, Reset, and Clock Management
................................................................................
3.1
Introduction to Power Managements
..................................................................................
3.1.1
Goal of Power Management
...................................................................................
3.1.2
Power-Management Techniques
.............................................................................
3.1.2.1
Dynamic Voltage and Frequency Scaling
.............................................................
3
SWPU177N – December 2009 – Revised November 2010
Contents
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...