Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-206. TPCC_DMAQNUM6
Address Offset
0x0258
Physical address
0x01C0 0258
Instance
IVA2.2 TPCC
Description
DMA Queue Number Register 6
Contains the Event queue number to be used for the corresponding DMA Channel.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
E55
E54
E53
E52
E51
E50
E49
E48
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Bits
Field Name
Description
Type
Reset
31
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
30:28
E55
DMA Queue Number for event #55
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
27
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
26:24
E54
DMA Queue Number for event #54
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
23
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
22:20
E53
DMA Queue Number for event #53
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
19
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
18:16
E52
DMA Queue Number for event #52
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
15
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
14:12
E51
DMA Queue Number for event #51
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
11
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
10:8
E50
DMA Queue Number for event #50
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
7
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
6:4
E49
DMA Queue Number for event #49
RW
0x0
868
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...