64
64
Amp
32
Serial
Parallel
TV
64K
on-chip
RAM
L4 interconnect
MPU subsystem
ARM Cortex -
A8N™ core
32K/32K L 1$
L3 interconnect network-hierarchical, performance, and power driven
SMS: SDRAM
memory
scheduler/
rotation
GPMC: General-
purpose
memory
controller
NAND/NOR
Flash, SRAM
System controls
PRCM
Control module
32-channel
system
DMA
Dual-output 3-layer
display
processor
(1xGraphics, 2xVideo)
Temporal dithering
SDTV
®
QCIF support
Image
capture
LCD panel
IVA 2.2 subsystem
TMS 320 DM 64 x + DSP
Imaging Video and
Audio processor
32 K/32 K L 1$
48 K L 1D RAM
64 K L 2$
32K L2 RAM
16K L2 ROM
Hardware accelerators:
iME, iLF, iVLCD, Seq
L2$
120K
ROM
SDRC: SDRAM
memory
controller
HS USB
OTG
2D/3D
graphics
accelerator
64
32
64
32
32
32
32
64
32
Dual-camera
(serial and
parallel)
32
External and stacked
memories
CVBS
or
S-Video
External
peripherals
interfaces
32
32
32
Async
enhanced
D2D
interface
(master
and slave)
32
External device
32
Emulation
Peripherals
3xUART(1/2/4), 1xUART/IrDA(UART3),
3xHigh-speed I C
2
5xMcBSP (2x with sidetone/audio buffer)
4xMcSPI, 6xGPIO,
3xHigh-speed MMC/SDIO
HDQ/1Wire, 1xMailbox
11xGP timers, 2xwatchdog timers,
32K Sync timer
intro_swpu177-002
HS USB
host
(with USB
TLL)
on-chip
Camera
subsystem
2xSmartReflex™
Public Version
www.ti.com
Description
1.3
Description
The device is offered in different packages. (For more information, see
, OMAP36xx Family.)
is the OMAP36xx high-tier block diagram.
Figure 1-2. OMAP36xx High-Tier Block Diagram
1.3.1 MPU Subsystem
The MPU subsystem integrates the following modules:
•
ARM® subchip:
–
ARM Cortex-A8 core
–
ARM Version 7 ISA™: Standard ARM instruction set plus Thumb®-2, Jazelle® RCT Java
accelerator, and media extensions
–
Neon™ SIMD coprocessor (VFP lite plus media streaming instructions)
–
Cache memories:
•
Level 1 (L1): 32-KB instruction and 32-KB data–4-way set associative cache, 64 bytes/line
•
Level 2 (L2): Up to 256KB.
•
Interrupt controller (MPU INTC) of 96 synchronous interrupt lines
•
Asynchronous interface with core logic
•
Debug, trace, and emulation features: ICECrusher™, ETM™, and ETB™ modules
191
SWPU177N – December 2009 – Revised November 2010
Introduction
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...