Public Version
Camera ISP Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
0xF: RAW10 -> RAW6 DPCM + EXP8
RAW10 data from sensor is DPCM compressed into
RAW6 and expanded to 8 bits before it is send to
memory.
Used predictor is selected by the DPCM_PRED bit.
0x10: RAW8
This mode can be used to output RAW6 and RAW7 as
well.
0x11: RAW8 + EXP16
0x12: RAW8 + VP
0x13: RAW10 -> RAW7 DPCM
RAW10 data from sensor is DPCM compressed into
RAW7 before it is send to memory.
Used predictor is selected by the DPCM_PRED bit.
0x14: RAW10
0x15: RAW10 + EXP16
0x16: RAW10 + VP
0x17: RAW10 -> RAW7 DPCM + EXP8
RAW10 data from sensor is DPCM compressed into
RAW7 and expanded to 8 bits before it is send to
memory.
Used predictor is selected by the DPCM_PRED bit.
0x18: RAW12
0x19: RAW12 + EXP16
0x1A: RAW12 + VP
0x1B: RAW10 -> RAW8 DPCM
RAW10 data from sensor is DPCM compressed into
RAW8 before it is send to memory.
0x1C: JPEG8 + FSP
0x1D: JPEG8
0x1E: RAW10 -> RAW8
RAW10 data from sensor is right shifted to produce
RAW8 before it is send to memory
0x1F: RAW8 DPCM12 -> RAW12 + VP
Used predictor is selected by the DPCM_PRED bit.
0x20: RAW10 -> RAW8 ALAW
0x21: RAW8 DPCM10 -> ALAW
1
REGION_EN
Enables the setting of regions of interest in the frame:
RW
0
SOF region, EOF region and DAT region.
0x0: Disabled
0x1: Enabled
0
CHAN_EN
Enables the logical channel
RW
0x1 for LC0
0x0 for LC1
0x0: Disabled
0x0 for LC2
0x1: Enabled
0x0 for LC3
Table 6-173. Register Call Summary for Register CCP2_LCx_CTRL
Camera ISP Environment
•
Camera ISP CSI1/CCP2 Protocol and Data Formats
Camera ISP Functional Description
•
Camera ISP CSI1/CCP2B Protocol Layer
•
Camera ISP CSI1/CCP2B Image Data Operating Modes and Alignment Constraints
:
1360Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...