Public Version
www.ti.com
High-Speed USB Host Subsystem
Bits
Field Name
Description
Type
Reset
31:4
DH
Physical address of last TD that was added to the Done
R
0x0000000
queue.
3:0
RESERVED
Reserved
R
0x0
Table 22-189. Register Call Summary for Register HCDONEHEAD
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
•
High-Speed USB Host Subsystem Register Description
:
Table 22-190. HCFMINTERVAL
Address Offset
0x0000 0034
Physical Address
0x4806 4434
Instance
OHCI
Description
HC Frame Interval Register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
FSMPS
FI
FIT
RESERVED
Bits
Field Name
Description
Type
Reset
31
FIT
Frame interval toggle.
RW
0
This bit is toggled whenever it loads a new value to FI.
30:16
FSMPS
Largest data packet size for full-speed packets, bit times.
RW
0x0000
This field specifies a value which is loaded into the
largest data packet counter at the beginning of each
frame.
15:14
RESERVED
Reserved
R
0x0
13:0
FI
Frame interval. Number of 12-MHz clocks in the USB
RW
0x2EDF
frame. The nominal value is set to 11,999, to give a 1-ms
frame.
Table 22-191. Register Call Summary for Register HCFMINTERVAL
High-Speed USB Host Subsystem
•
High-Speed USB Host Controller Functionality
•
High-Speed USB Host Subsystem Register Summary
•
High-Speed USB Host Subsystem Register Description
:
Table 22-192. HCFMREMAINING
Address Offset
0x0000 0038
Physical Address
0x4806 4438
Instance
OHCI
Description
HC Frame Remaining Register
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
FR
FRT
3335
SWPU177N – December 2009 – Revised November 2010
High-Speed USB Host Subsystem and High-Speed USB OTG Controller
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...