Public Version
PRCM Functional Description
www.ti.com
Table 3-7. Global Reset Sources (continued)
Type
(1)
Name
Source/Control
Description
H/W
MPU_WD_RST
WDTIMER2
MPU watchdog timer overflow reset
S/W
GLOBAL_SW_RST
[1] RST_GS
Global software reset
H/W
VDD1_VM_RST
PRCM
Asserted by the voltage manager FSMs
when no response from the power IC is
H/W
VDD2_VM_RST
PRCM
received during wake-up transition from
retention or off mode
S/W
DPLL3_SW_RST
Local cold reset for DPLL3 and a global
RST_DPLL3
cold reset to the device
3.5.1.3.2 Local Reset Sources
lists the local reset sources of the device. A local reset source signal received by the reset
manager resets only some of the device modules.
Table 3-8. Local Reset Sources
Type
(1)
Name
Source/Control
Description
H/C
CORE_DOM_RET_RST
PRCM
Asserted only for a power domain
state transition from off to active
H/C
USB_DOM_RET_RST
PRCM
state
H/C
PER_DOM_RET_RST
PRCM
H/C
MPU_DOM_RST
PRCM
Asserted for any power domain
transition from off or retention
state to active state
H/C
IVA2_DOM_RST
PRCM
H/C
NEON_DOM_RST
PRCM
H/C
SGX_DOM_RST
PRCM
H/C
CORE_DOM_RST
PRCM
H/C
PER_DOM_RST
PRCM
H/C
CAM_DOM_RST
PRCM
H/C
DSS_DOM_RST
PRCM
H/C
DPLL1_DOM_RST
PRCM
H/C
DPLL2_DOM_RST
PRCM
H/C
DPLL3_DOM_RST
PRCM
H/C
DPLL4_DOM_RST
PRCM
H/C
DPLL5_DOM_RST
PRCM
S/W
IVA2_SW_RST1
PRCM.
IVA2.2: DSP reset control
RST1_IVA2
S/W
IVA2_SW_RST2
PRCM.
IVA2.2: MMU reset control and
RST2_IVA2
video sequencer hardware
accelerator reset control
S/W
IVA2_SW_RST3
PRCM.
Video sequencer reset control
RST3_IVA2
(1)
H = Hardware reset, S = Software reset, C = Cold reset, W = Warm reset
NOTE:
•
For power domains with <domain name>_DOM_RST and <domain
name>_DOM_RET_RST, the reset sources are asserted together when the domain
transitions from off to on power state, whereas only <domain name>_DOM_RET_RST is
asserted on a global or local warm reset.
•
Because the modem reset signals are not supported in the device stand-alone
configuration, they are not discussed in this section.
254
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...