Public Version
www.ti.com
3.5.3.6.2
DPLL Modes
..........................................................................................
3.5.3.6.3
DPLL Low-Power Mode
.............................................................................
3.5.3.6.4
DPLL Clock Path Power Down
.....................................................................
3.5.3.6.5
Recalibration
..........................................................................................
3.5.3.6.6
DPLL Programming Sequence
.....................................................................
3.5.3.7
Internal Clock Controls
...................................................................................
3.5.3.7.1
PRM Source-Clock Controls
........................................................................
3.5.3.7.2
CM Source-Clock Controls
..........................................................................
3.5.3.7.3
Common Interface Clock Controls
.................................................................
3.5.3.7.4
DPLL Source-Clock Controls
.......................................................................
3.5.3.7.5
SGX Power Domain Clock Controls
...............................................................
3.5.3.7.6
CORE Power Domain Clock Controls
.............................................................
3.5.3.7.7
EFUSE Power Domain Clock Controls
............................................................
3.5.3.7.8
DSS Power Domain Clock Controls
...............................................................
3.5.3.7.9
CAM Power Domain Clock Controls
...............................................................
3.5.3.7.10
USBHOST Power Domain Clock Controls
.......................................................
3.5.3.7.11
WKUP Power Domain Clock Controls
............................................................
3.5.3.7.12
PER Power Domain Clock Controls
...............................................................
3.5.3.7.13
SMARTREFLEX Power Domain Clock Controls
.................................................
3.5.3.8
Clock Configurations
.....................................................................................
3.5.3.8.1
Processor Clock Configurations
....................................................................
3.5.3.8.2
Interface and Peripheral Functional Clock Configurations
......................................
3.5.4
PRCM Idle and Wake-Up Management
.....................................................................
3.5.4.1
Overview
...................................................................................................
3.5.4.2
Sleep Transition
...........................................................................................
3.5.4.3
Wakeup
....................................................................................................
3.5.4.4
Device Wake-Up Events
.................................................................................
3.5.4.5
Sleep and Wake-Up Dependencies
....................................................................
3.5.4.5.1
Sleep Dependencies
.................................................................................
3.5.4.5.2
Wake-Up Dependencies
............................................................................
3.5.4.6
USBHOST/USBTLL Save-and-Restore Management
...............................................
3.5.4.6.1
USBHOST SAR Sequences
........................................................................
3.5.4.6.2
USB TLL SAR Sequences
..........................................................................
3.5.5
PRCM Interrupts
................................................................................................
3.5.6
PRCM Voltage Management Functional Description
......................................................
3.5.6.1
Overview
...................................................................................................
3.5.6.2
Voltage Domains
..........................................................................................
3.5.6.3
Voltage Domain Dependencies
.........................................................................
3.5.6.4
Voltage-Control Architecture
............................................................................
3.5.6.5
VDD1 and VDD2 Control
................................................................................
3.5.6.5.1
Direct Control With VMODE Signals
...............................................................
3.5.6.5.2
Direct Voltage Control With I
2
C Interface
.........................................................
3.5.6.5.3
Voltage Controller and Dedicated SmartReflex I
2
C Interface
..................................
3.5.6.5.4
SmartReflex Voltage Control
.......................................................................
3.5.6.6
Analog Cells, LDOs, and Level Shifter Controls
......................................................
3.5.6.6.1
ABB LDOs Control
...................................................................................
3.5.6.6.2
SRAM Voltage Control
..............................................................................
3.5.6.6.3
Wake-Up and Emulation Voltage Control
.........................................................
3.5.7
PRCM Off-Mode Management
................................................................................
3.5.7.1
Overview
...................................................................................................
3.5.7.2
Device Off-Mode Configuration
.........................................................................
3.5.7.2.1
Overview
..............................................................................................
3.5.7.2.2
I/O Wake-Up Mechanism
...........................................................................
6
Contents
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...