Hardware control
CORE_L4_ICLK
CL
L4_ICLK
CORE_L3_ICLK
L3_ICLK
CL
PRCM.CM_ICLKEN1_CORE[30] EN_MMC3
PRCM.CM_ICLKEN1_CORE[25] EN_MMC2
PRCM.CM_ICLKEN1_CORE[24] EN_MMC1
PRCM.CM_ICLKEN1_CORE[22] EN_HDQ
PRCM.CM_ICLKEN1_CORE[20] EN_MCSPI3
PRCM.CM_ICLKEN1_CORE[19] EN_MCSPI2
PRCM.CM_ICLKEN1_CORE[18] EN_MCSPI1
PRCM.CM_ICLKEN1_CORE[17] EN_I2C3
PRCM.CM_ICLKEN1_CORE[16] EN_I2C2
PRCM.CM_ICLKEN1_CORE[15] EN_I2C1
PRCM.CM_ICLKEN1_CORE[14] EN_UART2
PRCM.CM_ICLKEN1_CORE[13] EN_UART1
PRCM.CM_ICLKEN1_CORE[12] EN_GPT11
PRCM.CM_ICLKEN1_CORE[11] EN_GPT10
PRCM.CM_ICLKEN1_CORE[10] EN_MCBSP5
PRCM.CM_ICLKEN1_CORE[9] EN_MCBSP1
PRCM.CM_AUTOIDLE1_CORE[25] AUTO_MMC2
PRCM.CM_AUTOIDLE1_CORE[24] AUTO_MMC1
PRCM.CM_AUTOIDLE1_CORE[22] AUTO_HDQ
PRCM.CM_AUTOIDLE1_CORE[21] AUTO_MCSPI4
PRCM.CM_AUTOIDLE1_CORE[19] AUTO_MCSPI2
PRCM.CM_AUTOIDLE1_CORE[18] AUTO_MCSPI1
PRCM.CM_AUTOIDLE1_CORE[17] AUTO_I2C3
PRCM.CM_AUTOIDLE1_CORE[16] AUTO_I2C2
PRCM.CM_AUTOIDLE1_CORE[15] AUTO_I2C1
PRCM.CM_AUTOIDLE1_CORE[14] AUTO_UART2
PRCM.CM_AUTOIDLE1_CORE[13] AUTO_UART1
PRCM.CM_AUTOIDLE1_CORE[12] AUTO_GPT11
PRCM.CM_AUTOIDLE1_CORE[11] AUTO_GPT10
PRCM.CM_AUTOIDLE1_CORE[10] AUTO_MCBSP5
PRCM.CM_AUTOIDLE1_CORE[9] AUTO_MCBSP1
PRCM.CM_AUTOIDLE1_CORE[7] AUTO_MAILBOXES
PRCM.CM_AUTOIDLE1_CORE[6] AUTO_OMAPCTRL
PRCM.CM_ICLKEN1_CORE[6] EN_OMAPCTRL
PRCM.CM_ICLKEN1_CORE[7] EN_MAILBOXES
PRCM.CM_ICLKEN1_CORE[21] EN_MCSPI4
PRCM.CM_AUTOIDLE1_CORE[20] AUTO_MCSPI3
PRCM.CM_ICLKEN1_CORE[4] EN_HSOTGUSB
PRCM.CM_AUTOIDLE1_CORE[4] AUTO_HSOTGUSB
PRCM.CM_ICLKEN1_CORE[1] EN_SDRC
Software control
Source selection/division
prcm-062
PRCM.CM_ICLKEN1_CORE[2] EN_USBTLL
PRCM.CM_AUTOIDLE3_CORE[2] AUTO_USBTLL
PRCM.CM_AUTOIDLE1_CORE[30] AUTO_MMC3
Public Version
PRCM Functional Description
www.ti.com
Figure 3-66. CORE Power Domain Clock Controls: Part 2
lists the clock-gating controls for the CORE power domain.
Table 3-50. CORE Power Domain Clock-Gating Controls
Clock Name
Reset
Clock-Gating Control
Gating Description
GPT10_FCLK
Stopped
Gated when the enable bit is set to 0
EN_GPT10
GPT11_FCLK
Stopped
Gated when the enable bit is set to 0
EN_GPT11
CORE_96M_FCLK
Stopped
McBSP[1..5] input clock source select
Gated when the enable bits of the module
(in SCM) and
functional clock are set to 0. (The McBSPs
can have MCBSP_CLKS as an alternate
(MMC[1-2], McBSP[1, 5], I2C[1-3])
functional clock.)
CORE_48M_FCLK
Stopped
Gated when the functional clock enable
(UART[1-2], McSPI[1-4])
bits of the module are set to 0
CORE_12M_FCLK
Stopped
Gated when the enable bit is set to 0
EN_HDQ
342 Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...