Public Version
www.ti.com
10.1.4.5
Prefetch and Write-Posting Engine
...................................................................
10.1.4.6
External Device/Memory Port Interface
..............................................................
10.1.5
GPMC Basic Programming Model
.........................................................................
10.1.5.1
Chip-Select Base Address and Region Size Configuration
.......................................
10.1.5.2
Access Protocol Configuration
........................................................................
10.1.5.2.1
Supported Devices
.................................................................................
10.1.5.2.2
Access Size Adaptation and Device Width
.....................................................
10.1.5.2.3
Address/Data-Multiplexing Interface
.............................................................
10.1.5.2.4
Address and Data Bus
.............................................................................
10.1.5.2.5
Asynchronous and Synchronous Access
........................................................
10.1.5.2.6
Page and Burst Support
...........................................................................
10.1.5.2.7
System Burst Versus External Device Burst Support
..........................................
10.1.5.3
Timing Setting
...........................................................................................
10.1.5.3.1
Read Cycle Time and Write Cycle Time (RDCYCLETIME/WRCYCLETIME)
..............
10.1.5.3.2
nCS: Chip-Select Signal Control Assertion/Deassertion Time
(CSONTIME/CSRDOFFTIME/CSWROFFTIME/CSEXTRADELAY)
.........................
10.1.5.3.3
nADV/ALE: Address Valid/Address Latch Enable Signal Control Assertion/Deassertion Time
(ADVONTIME/ADVRDOFFTIME/ADVWROFFTIME/ADVEXTRADELAY)
..................
10.1.5.3.4
nOE/nRE: Output Enable/Read Enable Signal Control Assertion/Deassertion Time
(OEONTIME/OEOFFTIME/OEEXTRADELAY)
.................................................
10.1.5.3.5
nWE: Write Enable Signal Control Assertion/Deassertion Time
(WEONTIME/WEOFFTIME/WEEXTRADELAY)
................................................
10.1.5.3.6
GPMC_CLK
.........................................................................................
10.1.5.3.7
GPMC_CLK and Control Signals Setup and Hold
.............................................
10.1.5.3.8
Access Time (RDACCESSTIME / WRACCESSTIME)
........................................
10.1.5.3.9
Page Burst Access Time (PAGEBURSTACCESSTIME)
.....................................
10.1.5.3.10
Bus Keeping Support
.............................................................................
10.1.5.4
WAIT Pin Monitoring Control
..........................................................................
10.1.5.4.1
Wait Monitoring During an Asynchronous Read Access
......................................
10.1.5.4.2
Wait Monitoring During an Asynchronous Write Access
......................................
10.1.5.4.3
Wait Monitoring During a Synchronous Read Access
.........................................
10.1.5.4.4
Wait Monitoring During a Synchronous Write Access
.........................................
10.1.5.4.5
WAIT With NAND Device
..........................................................................
10.1.5.4.6
Idle Cycle Control Between Successive Accesses
............................................
10.1.5.4.7
Slow Device Support (TIMEPARAGRANULARITY Parameter)
..............................
10.1.5.5
gpmc_io_dir Pin
.........................................................................................
10.1.5.6
Reset
......................................................................................................
10.1.5.7
WRITE PROTECT (nWP)
..............................................................................
10.1.5.8
BYTE ENABLE (nBE1/nBE0)
..........................................................................
10.1.5.9
Asynchronous Access Description
....................................................................
10.1.5.9.1
Asynchronous Single Read
.......................................................................
10.1.5.9.2
Asynchronous Single Write
.......................................................................
10.1.5.9.3
Asynchronous Multiple (Page Mode) Read
.....................................................
10.1.5.10
Synchronous Access
..................................................................................
10.1.5.10.1
Synchronous Single Read
.......................................................................
10.1.5.10.2
Synchronous Single Write
.......................................................................
10.1.5.10.3
Synchronous Multiple (Burst) Read (4-, 8-, 16-Word16 Burst With Wraparound Capability)
.........................................................................................................
10.1.5.10.4
Synchronous Multiple (Burst) Write
.............................................................
10.1.5.11
pSRAM Basic Programming Model
..................................................................
10.1.5.12
Error Handling
..........................................................................................
10.1.5.13
Boot Configuration
.....................................................................................
10.1.5.14
NAND Device Basic Programming Model
..........................................................
10.1.5.14.1
NAND Memory Device in Byte or Word16 Stream Mode
....................................
30
Contents
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...