Public Version
www.ti.com
General-Purpose Memory Controller
Table 10-27. GPMC Instance Summary
Module Name
Base Address
Size
GPMC
0x6E00 0000
16 MB
10.1.7.2 GPMC Register Summary
is a summary of the GPMC registers.
Table 10-28. GPMC Registers Mapping Summary
Register Name
Type
Register Width
Address Offset
Physical Address
(Bits)
R
32
0x0000 0000
0x6E00 0000
RW
32
0x0000 0010
0x6E00 0010
R
32
0x0000 0014
0x6E00 0014
RW
32
0x0000 0018
0x6E00 0018
RW
32
0x0000 001C
0x6E00 001C
RW
32
0x0000 0040
0x6E00 0040
RW
32
0x0000 0044
0x6E00 0044
RW
32
0x0000 0048
0x6E00 0048
RW
32
0x0000 0050
0x6E00 0050
RW
32
0x0000 0054
0x6E00 0054
(1)
RW
32
0x0000 0060 + (0x0000 0030 * i)
0x6E00 0060 + (0x0000 0030 * i)
(1)
RW
32
0x0000 0064 + (0x0000 0030 * i)
0x6E00 0064 + (0x0000 0030 * i)
(1)
RW
32
0x0000 0068 + (0x0000 0030 * i)
0x6E00 0068 + (0x0000 0030 * i)
(1)
RW
32
0x0000 006C + (0x0000 0030 * i)
0x6E00 006C + (0x0000 0030 * i)
(1)
RW
32
0x0000 0070 + (0x0000 0030 * i)
0x6E00 0070 + (0x0000 0030 * i)
(1)
RW
32
0x0000 0074 + (0x0000 0030 * i)
0x6E00 0074 + (0x0000 0030 * i)
(1)
RW
32
0x0000 0078 + (0x0000 0030 * i)
0x6E00 0078 + (0x0000 0030 * i)
(1)
W
32
0x0000 007C + (0x0000 0030 * i)
0x6E00 007C + (0x0000 0030 * i)
(1)
W
32
0x0000 0080 + (0x0000 0030 * i)
0x6E00 0080 + (0x0000 0030 * i)
(1)
RW
32
0x0000 0084 + (0x0000 0030 * i)
0x6E00 0084 + (0x0000 0030 * i)
RW
32
0x0000 01E0
0x6E00 01E0
RW
32
0x0000 01E4
0x6E00 01E4
RW
32
0x0000 01EC
0x6E00 01EC
RW
32
0x0000 01F0
0x6E00 01F0
RW
32
0x0000 01F4
0x6E00 01F4
RW
32
0x0000 01F8
0x6E00 01F8
RW
32
0x0000 01FC
0x6E00 01FC
(2)
where k = j -
RW
32
0x0000 0200 + (0x0000 0004 * k)
0x6E00 0200 + (0x0000 0004 * k)
1
(3)
(1)
RW
32
0x0000 0240 + (0x0000 0010 * i)
0x6E00 0240 + (0x0000 0010 * i)
(1)
RW
32
0x0000 0244 + (0x0000 0010 * i)
0x6E00 0244 + (0x0000 0010 * i)
(1)
RW
32
0x0000 0248 + (0x0000 0010 * i)
0x6E00 0248 + (0x0000 0010 * i)
(1)
RW
32
0x0000 024C + (0x0000 0010 * i)
0x6E00 024C + (0x0000 0010 * i)
RW
32
0x0000 02D0
0x6E00 02D0
(1)
i = 0 to 7
(2)
j = 1 to 9
(3)
k = 0 to 8
2195
SWPU177N – December 2009 – Revised November 2010
Memory Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...