Public Version
High-Speed USB Host Subsystem
www.ti.com
Bits
Field Name
Description
Type
Reset
4
UE
Unrecoverable error.
RW
0
When 0x1: An unrecoverable error has occurred.
Write 0x0: No effect.
Write 0x1: Clears this bit.
3
RD
Resume detected.
RW
0
When 0x1: A downstream device has issued a resume
request.
Write 0x0: No effect.
Write 0x1: Clears this bit.
2
SF
Start of frame.
RW
0
When 0x1: A SOF has been issued.
Write 0x0: No effect.
Write 0x1: Clears this bit.
1
WDH
Write done head.
RW
0
When 0x1: The USB host controller has updated the
register.
Write 0x0: No effect.
Write 0x1: Clears this bit.
0
SO
Scheduling overrun.
RW
0
When 0x1: A scheduling overrun has occurred.
Write 0x0: No effect.
Write 0x1: Clears this bit
Table 22-171. Register Call Summary for Register HCINTERRUPTSTATUS
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
•
High-Speed USB Host Subsystem Register Description
:
Table 22-172. HCINTERRUPTENABLE
Address Offset
0x0000 0010
Physical Address
0x4806 4410
Instance
OHCI
Description
HC Interrupt Enable
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
SF
UE
RD
SO
OC
MIE
FNO
WDH
RHSC
Bits
Field Name
Description
Type
Reset
31
MIE
Master interrupt enable.
RW
0
When 0x1: Allows other enabled OHCI interrupt sources
to propagate to the device interrupt controller.
When 0x0: OHCI interrupt sources are ignored.
Write 0x0: No effect.
Write 0x1: Sets this bit.
30
OC
Ownership change.
RW
0
Write 0x0: No effect.
Write 0x1: Enable interrupt generation due to ownership
change.
29:7
RESERVED
Reserved
R
0x000000
6
RHSC
Root hub status change.
RW
0
When 0x1 and MIE is 0x1: Allows root hub status change
interrupts to propagate to the device interrupt controller.
When 0x0 or MIE is 0x0: Root hub status change
interrupts do not propagate.
Write 0x0: No effect.
Write 0x1: Sets this bit.
3330
High-Speed USB Host Subsystem and High-Speed USB OTG Controller
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...