camisp-187
Transmitter
First transmitted bit
31
0
FIFO
Data mem org
Time
RAW6
b0
0
Receiver
Line width must be a multiple of three 32-bit words.
Data expansion
31
0
FIFO
Data mem org
b7
Data expansion
d7
Pixel 1
Pixel 2
Pixel 3
Pixel 4
Pixel 4
Pixel 3
Pixel 2
Pixel 1
Pixel 2
Pixel 1
Pixel 4
Pixel 3
e0 e1 e2 e3 e4 e5 f0 f1
Pixel 5
RAW6+EXP8
RAW6+EXP16
RAW6+VP
t0: VP_DATA[9:0] = [a9 a8 a7 a6 a5 a4 a3 a2 a1 a0]
t1: VP_DATA[9:0] = [b9 b8 b7 b6 b5 b4 b3 b2 b1 b0]
t2: VP_DATA[9:0] = [c9 c8 c7 c6 c5 c4 c3 c2 c1 c0]
t3: VP_DATA[9:0] = [d9 d8 d7 d6 d5 d4 d3 d2 d1 d0]
a1 a2
a4
a3
a5
b1 b2 b3 b4 b5 c0 c1 c2 c3 c4 c5 d0 d1 d2 d3 d4 d5
0
0 d5 d4 d3 d2 d1 d0
0
0 c5 c4 c3 c2 c1 c0 0
0 b5 b4 b3 b2 b1 b0 0
0 a5 a4 a3 a2 a1 a0
0
0
0
0
0 b9 b8
0
b6 b5 b4 b3 b2 b1 b0 0
0
0
0
0
0 a9 a8 a7 a6 a5 a4 a3 a2 a1 a0
0
0
0
0
0 d9 d8
d6 d5
d3
d4
d2 d1 d0 0
0
0
0
0
0 c9 c8 c7 c6 c5 c4 c3 c2 c1 c0
b2
Public Version
www.ti.com
Camera ISP Environment
Figure 6-14. Camera ISP CSI1/CCP2 RAW 6
6.2.4.4.1.3.2 Camera ISP CSI1/CCP2 RAW7 (CCP2 Only)
RAW7 data format can be output to memory in two formats: with no data expansion and with data
expansion.
The line length sent through the associated PHY is a multiple of 32 bits. Furthermore, the line length is a
multiple of 7 x 32 bits to correctly finish the pixel reconstruction (the lowest common multiple of 32 and 7
is 224; that is, 7 x 32 bits).
shows RAW7 format.
NOTE:
The RAW7 data format do not apply to the MIPI CSI1 compatible mode.
1107
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...