camisp-273
0
P4
0
P1
P2
P3
P4
P5
t0
t31
t32
t63
RAW7
Transmitter
Receiver
e0 e1 e2 e3
e4 e5
f0 f1 f2 f3 f4 f5
g0 g1 g2 g3 g4 g5
h0 h1 h2 h3 h4 h5
a0 a1 a2 a3 a4 a5
b0 b1 b2 b3 b4 b5
c0 c1 c2 c3 c4 c5
d0 d1 d2 d3 d4 d5
a0
a1
a2
a3
a4
a5
b0
b1
b2
b3
b4
b5
c0
c1
c2
c3
c4
c5
e0
e1
e2
e3
e4
e5
f0
f1
f2
f3
f4
f5
P1
P2
P3
P6
P7
31
31
0
0
d0
d1
d2
d3
d4
d5
P5
P5
Time
i0 i1 i2 i3 i4
j0
i5
P6
P7
P8
P9
P10
0
P8
h0
h1
h2
h3
h4
h5
g0
g1
g2
g3
g4
g5
0
0
0
0
0
a6
b6
c6
d6
e6
f6
g6
h6
i6
a6
b6
c6
d6
e6
f6
g6
h6
CSI2_CTX_CTRL2 [9:0]
FORMAT
=
RAW7 + EXP8
Receiver
CSI2_CTX_CTRL2 [9:0]
FORMAT
=
RAW7 + EXP16
P2
0
0 0
0
0
0
b9 b8 b7 b6 b5 b4 b3 b2 b1 b0 0
0 0
0
0
0
P1
a9 a8 a7 a6 a5 a4 a3 a2 a1 a0
P4
0
0 0
0
0
0
d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 0
0 0
0
0
0
P3
c9 c8 c7 c6 c5 c4 c3 c2 c1 c0
31
31
0
0
Receiver
CSI2_CTX_CTRL2 [9:0]
FORMAT
=
RAW7
CSI2_CTX_CTRL2 [9:0]
FORMAT
=
RAW7 + VP
t0: VP_DATA = [0 0 0 0 a9 a8 a7 a6 a5 a4 a3 a2 a1 a0]
t1: VP_DATA = [0 0 0 0 b9 b8 b7 b6 b5 b4 b3 b2 b1 b0]
t2: VP_DATA = [0 0 0 0 c9 c8 c7 c6 c5 c4 c3 c2 c1 c0]
t3: VP_DATA = [0 0 0 0 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0]
P1
P2
P3
P4
P5
e3 e2 e1 e0
e6 e5
f6 f5 f4 f3 f2 f1
g6 g5 g4 g3 g2 g1
h6 h5 h4 h3 h2 h1
a6 a5 a4 a3 a2 a1
b6 b5 b4 b3 b2 b1
c6 c5 c4 c3 c2 c1
d6 d5 d4 d3 d2 d1
P5
i6 i5 i4 i3 i2
j0
i1
P6
P7
P8
P9
P10
a0
b0
c0
d0
e4
f0
g0
h0
i0
Public Version
Camera ISP Environment
www.ti.com
Figure 6-42. Camera ISP CSI2 RAW7
6.2.4.5.3.3.3 Camera ISP CSI2 RAW8
RAW8 data can be output only without data expansion. The line length sent through the CSI2 physical
layer is always a multiple of 8 bits.
shows the storage format for RAW8 data.
1132
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...