Public Version
MPU Subsystem INTCPS Integration
www.ti.com
12.3.1.2 Hardware and Software Reset
lists the MPU subsystem INTC resets.
Table 12-2. Hardware and Software Reset
Type
Name
Source
Activation
Domain
Hardware
CORE_RST
PRCM
Active low
CORE
Software
SOFTRESET
Active at 1
MPU INTC internal
SOFTRESET bit
12.3.1.3 Power Management
The MPU subsystem INTC belongs to the CORE power domain. As part of CORE power domain, it is
sensitive to a CORE_RST issued by the PRCM. For more information about the CORE power domain
implementation and CORE_RST signal, see
, Power, Reset, and Clock Management.
The MPU INTC clocks come from the MPU DPLL. For more information about these clocks control, see
, MPU Subsystem.
12.3.2 Interrupt Request Lines
lists the incoming and outgoing interrupt lines of the INTCPS.
Table 12-3. Interrupt Lines Incoming and Outgoing
Type
Number
Name
Mapping
Comments
Interrupt request inputs Up to 96
M_IRQ_[95:0]
See
Inputs to INTCPS module, source from
various modules.
Interrupt request
2
MPU_INTC_FIQ
MPU_INTC_FIQ
Outgoing to MPU Fast Interrupt
outputs
MPU_INTC_IRQ
MPU_INTC_IRQ
Outgoing to MPU Normal Interrupt
NOTE:
Interrupt request signals are active at low level.
CAUTION
A single interrupt source can be physically mapped to multiple INTCs (MPU
subsystem, IVA2.2 subsystem, and modem). With multiple-mapped interrupts, it
is strongly recommended each interrupt source be unmasked in only one INTC
at a time.
lists interrupt mappings to the MPU subsystem.
Table 12-4. Interrupt Mapping to the MPU Subsystem
(1)
IRQ
Source
Description
M_IRQ_0
EMUINT
MPU emulation
(2)
M_IRQ_1
COMMTX
MPU emulation
(2)
M_IRQ_2
COMMRX
MPU emulation
(2)
M_IRQ_3
BENCH
MPU emulation
(2)
M_IRQ_4
MCBSP2_ST_IRQ
Sidetone MCBSP2 overflow
M_IRQ_5
MCBSP3_ST_IRQ
Sidetone MCBSP3 overflow
M_IRQ_6
Reserved
Reserved
M_IRQ_7
sys_nirq
External source (active low)
M_IRQ_8
Reserved
Reserved
(1)
All the IRQ signals are active at low level.
(2)
These interrupts are internally generated within the MPU subsystem.
2408Interrupt Controller
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...