Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Table 5-453. TPTCj_SACNTRLD
Address Offset
0x258
Physical address
0x01C1 0258
Instance
IVA2.2 TPTC0
Physical address
0x01C1 0658
Instance
IVA2.2 TPTC1
Description
Src Actv Set Cnt Reload
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
ACNTRLD
Bits
Field Name
Description
Type
Reset
31:16
Reserved
Read returns 0.
R
0x0000
15:0
ACNTRLD
A-Cnt Reload value for Source Active Register set. Value copied
R
0x0000
from PCNT.ACNT:
Represents the originally programmed value of ACNT. The Reload
value is used to reinitialize ACNT after each array is serviced (i.e.,
ACNT decrements to 0). by the Src offset in bytes between the
starting address of each source array (recall that there are BCNT
arrays of ACNT bytes)
Table 5-454. Register Call Summary for Register TPTCj_SACNTRLD
IVA2.2 Subsystem Functional Description
•
:
IVA2.2 Subsystem Register Manual
•
TPTC0 and TPTC1 Register Mapping Summary
Table 5-455. TPTCj_SASRCBREF
Address Offset
0x25C
Physical address
0x01C1 025C
Instance
IVA2.2 TPTC0
Physical address
0x01C1 065C
Instance
IVA2.2 TPTC1
Description
Src Actv Set Src Addr A-Reference
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
SADDRBREF
Bits
Field Name
Description
Type
Reset
31:0
SADDRBREF
Source address reference for Source Active Register Set:
R
0x00000000
Represents the starting address for the array currently being read.
The next arrays starting address is calculated as the reference
address plus the source b-idx value.
Table 5-456. Register Call Summary for Register TPTCj_SASRCBREF
IVA2.2 Subsystem Functional Description
•
:
IVA2.2 Subsystem Register Manual
•
TPTC0 and TPTC1 Register Mapping Summary
973
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...