Public Version
Display Subsystem Register Manual
www.ti.com
Table 7-439. Register Call Summary for Register DSI_PHY_REGISTER2
Display Subsystem Functional Description
•
Timing Parameters for an LP to HS Transaction
:
Display Subsystem Basic Programming Model
•
Display Subsystem Use Cases and Tips
•
:
•
:
Display Subsystem Register Manual
•
DSI_PHY Register Mapping Summary
Table 7-440. DSI_PHY_REGISTER3
Address Offset
0x0000 000C
Physical Address
0x4804 FE0C
Instance
DSI_PHY
Description
Transmitted pattern in case of escape mode trigger command transmission
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
REG_TXTRIGGERESC3
REG_TXTRIGGERESC2
REG_TXTRIGGERESC1
REG_TXTRIGGERESC0
Bits
Field Name
Description
Type
Reset
31:24
REG_TXTRIGGERES Transmitted pattern when REG_TXTRIGGERESC3 is asserted (first
RW
0x62
C3
bit transmitted to last bit transmitted)
Default: 01100010
23:16
REG_TXTRIGGERES Default: 01011101
RW
0x5D
C2
15:8
REG_TXTRIGGERES Default: 00100001
RW
0x21
C1
7:0
REG_TXTRIGGERES Default: 10100000
RW
0xA0
C0
Table 7-441. Register Call Summary for Register DSI_PHY_REGISTER3
Display Subsystem Functional Description
•
•
Display Subsystem Register Manual
•
DSI_PHY Register Mapping Summary
Table 7-442. DSI_PHY_REGISTER4
Address Offset
0x0000 0010
Physical Address
0x4804 FE10
Instance
DSI_PHY
Description
Received pattern for low-power trigger reception
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
REG_RXTRIGGERESC3
REG_RXTRIGGERESC2
REG_RXTRIGGERESC1
REG_RXTRIGGERESC0
Bits
Field Name
Description
Type
Reset
31:24
REG_RXTRIGGERES Received pattern when REG_RXTRIGGERESC3 is asserted (first
RW
0x62
C3
bit transmitted to last bit transmitted)
Default: 01100010
1956
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...