Public Version
PRCM Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
0
EN_MCBSP2
McBSP 2 wake-up control
RW
0x1
0x0: McBSP 2 wake-up is disabled
0x1: McBSP 2 wake-up event is enabled
Table 3-418. Register Call Summary for Register PM_WKEN_PER
PRCM Functional Description
•
:
PRCM Basic Programming Model
•
PM_WKEN_ <domain_name> (Wake-Up Enable Register)
:
PRCM Register Manual
•
Table 3-419. PM_MPUGRPSEL_PER
Address Offset
0x0000 00A4
Physical Address
0x4830 70A4
Instance
PER_PRM
Description
This register allows selecting the group of modules that wake-up the MPU.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
GRPSEL_GPT9
GRPSEL_GPT8
GRPSEL_GPT7
GRPSEL_GPT6
GRPSEL_GPT5
GRPSEL_GPT4
GRPSEL_GPT3
GRPSEL_GPT2
GRPSEL_GPIO6
GRPSEL_GPIO5
GRPSEL_GPIO4
GRPSEL_GPIO3
GRPSEL_GPIO2
GRPSEL_UART4
GRPSEL_UART3
GRPSEL_MCBSP4
GRPSEL_MCBSP3
GRPSEL_MCBSP2
Bits
Field Name
Description
Type
Reset
31:19
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0000
18
GRPSEL_UART4
Select the UART 4 in the MPU wake-up events group
RW
0x1
0x0: UART 4 is not attached to the MPU wake-up events
group.
0x1: UART 4 is attached to the MPU wake-up events
group.
17
GRPSEL_GPIO6
Select the GPIO 6 in the MPU wake-up events group
RW
0x1
0x0: GPIO 6 is not attached to the MPU wake-up events
group.
0x1: GPIO 6 is attached to the MPU wake-up events
group.
16
GRPSEL_GPIO5
Select the GPIO 5 in the MPU wake-up events group
RW
0x1
0x0: GPIO 5 is not attached to the MPU wake-up events
group.
0x1: GPIO 5 is attached to the MPU wake-up events
group.
15
GRPSEL_GPIO4
Select the GPIO 4 in the MPU wake-up events group
RW
0x1
0x0: GPIO 4 is not attached to the MPU wake-up events
group.
0x1: GPIO 4 is attached to the MPU wake-up events
group.
614
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...