Public Version
www.ti.com
32-kHz Sync Timer Register Manual
16.7 32-kHz Sync Timer Register Manual
16.7.1 32-kHz Sync Timer Instance Summary
lists the base address and block size for the 32-kHz sync timer. It is memory mapped to the
L4 peripheral bus memory space.
Table 16-92. 32-kHz Sync Timer Instance Summary
Module Name
Base Address
Size
32-kHz Sync Timer
0x4832 0000
4K bytes
16.7.2 32-kHz Sync Timer Register Mapping Summary
CAUTION
The 32-kHz sync timer registers are limited to 32-bit and 16-bit data accesses;
8-bit access is not allowed and can corrupt the register content.
lists the 32-kHz sync timer registers.
through
describe the register
bits.
Table 16-93. 32-kHz Sync Timer Register Summary
Register Name
Type
Register Width (Bits)
Offset Address
32-kHz-Sync Timer
Physical Address
R
32
0x0000
0x4832 0000
R/W
32
0x0004
0x4832 0004
R
32
0x0010
0x4832 0010
16.7.3 32-kHz Sync Timer Register Descriptions
Table 16-94. REG_32KSYNCNT_REV
Address Offset
0x0000
Physical Address
0x4832 0000
Description
This register contains the sync counter IP revision code.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
CID_REV
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Reads return 0.
R
0x000000
7:0
CID_REV
Counter revision number
R
See
(1)
[7:4] = Major revision
[3:0] = Minor revision
(Examples: 0x10 for 1.0, 0x21 for 2.1)
(1)
TI internal data
Table 16-95. Register Call Summary for Register REG_32KSYNCNT_REV
32-kHz Sync Timer Register Manual
•
32-kHz Sync Timer Register Mapping Summary
2765
SWPU177N – December 2009 – Revised November 2010
Timers
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...