Public Version
www.ti.com
High-Speed USB Host Subsystem
Table 22-212. HCCAPBASE
Address Offset
0x0000 0000
Physical Address
0x4806 4800
Instance
EHCI
Description
Host Controller Capability register
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
HCIVERSION
RESERVED
CAPLENGTH
Bits
Field Name
Description
Type
Reset
31:16
HCIVERSION
Interface version number It contains a BCD encoding of
R
0x0100
the EHCI revision number supported by this host
controller.
[7:4] Major revision
[3:0] Minor revision
15:8
RESERVED
Reserved
R
0x00
7:0
CAPLENGTH
Capability register length
R
0x10
Table 22-213. Register Call Summary for Register HCCAPBASE
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
Table 22-214. HCSPARAMS
Address Offset
0x0000 0004
Physical Address
0x4806 4804
Instance
EHCI
Description
Host Controller Structural Parameters
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
N_CC
N_PCC
N_PORTS
PPC
PRR
RESERVED
RESERVED
P_INDICATOR
Bits
Field Name
Description
Type
Reset
31:20
RESERVED
Reserved
R
0x000
19:17
RESERVED
Reserved
R
0x0
16
P_INDICATOR
Port indicator support indication
R
0
This bit indicates whether the ports support port indicator
control.
0x1: The port status and control registers include a
read/write field for controlling the state of the port
indicator.
15:12
N_CC
Number of Companion Controllers
R
0x1
This field indicates the number of companion controllers
associated with this USB 2.0 host controller.
0x0: There are no companion host controllers.
Port-ownership hand-off is not supported. Only
high-speed devices are supported on the host controller
root ports.
3345
SWPU177N – December 2009 – Revised November 2010
High-Speed USB Host Subsystem and High-Speed USB OTG Controller
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...