mcbspi_clkx
(configured on rising edge)
mcbspi_fsx
mcbspi_dx
Data N
FSX sampled
Data driven
1-bit data delay
Start of the frame
Data N-1
mcbsp-070
mcbspi_clkr
(configured on falling edge)
mcbspi_fsr
mcbspi_dr
Data
FSR sampled
Second data sampled
1-bit data delay
Start of the new frame
Data
Data
First data sampled
Start of data sampling
mcbsp-071
mcbspi_fsr
mcbspi_dr
Data
FSR sampled
Second data sampled
Start of the new frame
Data
Data
First data sampled
mcbspi_clkr
(configured on falling edge)
Start of data sampling
1-bit data delay
mcbsp-072
Public Version
www.ti.com
McBSP Functional Description
21.4.2.8.2 Transmit Half Cycle Mode
When configured in half cycle mode (McBSPi.
[11] XFULL_CYCLE bit = 0x0, reset
value), the FSX signal is sampled on the opposite configured CLKX edge and the data is driven on the
next configured edge. See
Figure 21-36. Transmit Half Cycle Timing Diagram
21.4.2.8.3 Receive Full Cycle Mode
When configured in full cycle mode (McBSPi.
[11] RFULL_CYCLE bit = 0x1, reset
value), the FSR signal is sampled on the configured CLKR edge and the data is driven on the same
configured edge. See
.
Figure 21-37. Receive Full Cycle Timing Diagram
21.4.2.8.4 Receive Half Cycle Mode
When configured in half cycle mode (McBSPi.
[11] RFULL_CYCLE bit = 0x0), the
FSR signal is sampled on the opposite configured CLKR edge and the data is driven on the next
configured edge. See
.
Figure 21-38. Receive Half Cycle Timing Diagram
3103
SWPU177N – December 2009 – Revised November 2010
Multi-Channel Buffered Serial Port
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...