CHAPTER 3:Product Description
S6J3200 Series Hardware Manual Document Number: 002-04852 Rev. *G
39
1.
Overview
This chapter explains the product features of S6J3200 series. The description of this chapter should
precede the duplicated description on platform manual.
2.
Product Description
The table shows features.
Table 2-1
Feature
Description
Technology
55nm CMOS technology with embedded FLASH
Fully automotive qualified according to ISO/TS 16949 and AEC-Q100
Functional Safety
The product series has some functional safety features suited for ASIL-B application.
Peripherals
See function list.
Power Domain (PD)
See the platform manual and chapter STATE TRANSITION in detail.
The product series supports the power off control of PD2 (including PD3 and 5), PD4_0, PD4_1, and
PD6.
The power domain resets of PD3 and PD5 included in PD2 are not supported in the product series, and
"0" is always read from the reset factor flags of them.
This series doesn't support partial wakeup for PD6.
Debug and Trace
See the platform manual in detail.
− Standard 5-pin JTAG interface
− 4k Word Embedded Trace Buffer
4-bit trace support for TEQFP package.
Full trace (dedicated 16-bit port) with special bond-out package is planned.
System Control
See the platform manual in detail.
Main and sub oscillator is available.
− A wide range of 3.6 - 16MHz is available for main oscillator
− 32KHz is available for sub oscillator
Sub clock is enable/disable by register settings
Clock
See the platform manual in detail.
CLK_CLKO (Clock Output Function) is not supported.
Main Oscillation Stabilization Wait Time (at 4 MHz):8.19ms (Initial value)
Embedded CR oscillation
See the platform manual in detail.
Stabilization time is as followings.
− 0.35 ms to 0.8 ms for 4 MHz (Fast clock)
− 0.43 ms to 1.28 ms for 100 kHz (Slow clock)
Clock Supervisor
See the platform manual in detail.
This product series doesn’t support clock supervisor output port. (Related register and internal circuit is
implemented.)
Reset
See the platform manual in detail.
Following resets are not mounted on this device or not supported.
− INITX: INITX is issued by simultaneous assert of RSTX and MODE, but this product series does not support INITX.
− SRSTX (and nSRST pin)
The product series does not support EX5VRST and writing EX5VRSTCNT bits in SYSC0_SPECFGR
has no effect.
Summary of Contents for S6J3200 Series
Page 1041: ...CHAPTER 28 LCD Controller 1040 S6J3200 Series Hardware Manual Document Number 002 04852 Rev G...
Page 1044: ...CHAPTER 28 LCD Controller S6J3200 Series Hardware Manual Document Number 002 04852 Rev G 1043...
Page 1047: ...CHAPTER 28 LCD Controller 1046 S6J3200 Series Hardware Manual Document Number 002 04852 Rev G...
Page 1050: ...CHAPTER 28 LCD Controller S6J3200 Series Hardware Manual Document Number 002 04852 Rev G 1049...
Page 1084: ...CHAPTER 28 LCD Controller S6J3200 Series Hardware Manual Document Number 002 04852 Rev G 1083...
Page 1086: ...CHAPTER 28 LCD Controller S6J3200 Series Hardware Manual Document Number 002 04852 Rev G 1085...
Page 1088: ...CHAPTER 28 LCD Controller S6J3200 Series Hardware Manual Document Number 002 04852 Rev G 1087...