Public Version
www.ti.com
3-88.
Off Mode Wakeup Using I
2
C
............................................................................................
3-89.
OFF Mode Wakeup Using SYS_OFF_MODE
.......................................................................
3-90.
Functional Clock Basic Programming Model
.........................................................................
3-91.
Functional Clock Switching
.............................................................................................
3-92.
Interface Clock Basic Programming Model
...........................................................................
3-93.
Domain Inactive STATE Basic Programming Model
................................................................
3-94.
Processor Clock Basic Programming Model
.........................................................................
3-95.
Wake-up Basic Programming Model
..................................................................................
3-96.
SmartReflex Initialization Flow Chart
..................................................................................
3-97.
Voltage Processor Initialization Flow Chart
...........................................................................
3-98.
Voltage Controller Initialization Flow Chart
...........................................................................
3-99.
SmartReflex - OPP Change Flow Chart
..............................................................................
3-100. Voltage Processor - OPP Change Flow Chart
.......................................................................
3-101. Overview of device/TWL5030 DVFS Management Architecture
..................................................
3-102. VDD1 and VDD2 Voltage Domain Modules and Clock Sources
..................................................
3-103. DeviceTWL5030 I
2
C Communication Protocol
.......................................................................
3-104. Device/TWL5030 SmartReflex DVFS Overview Flow Chart
.......................................................
3-105. Voltage Control Through VMODE Flow Chart
.......................................................................
4-1.
MPU Subsystem Overview
.............................................................................................
4-2.
MPU Subsystem Integration Overview
................................................................................
4-3.
MPU Subsystem Clocking Scheme
...................................................................................
4-4.
MPU Subsystem Reset Scheme
.......................................................................................
4-5.
MPU Subsystem Power Domain Overview
...........................................................................
5-1.
IVA2.2 Subsystem Highlight
............................................................................................
5-2.
IVA2.2 Subsystem Integration
..........................................................................................
5-3.
IVA2.2 Subsystem Resets
..............................................................................................
5-4.
IVA2.2 Power Domain
...................................................................................................
5-5.
IVA2.2 EDMA Requests
.................................................................................................
5-6.
IVA2.2 Interrupt Management
..........................................................................................
5-7.
IVA2.2 Subsystem Block Diagram
.....................................................................................
5-8.
DSP Megamodule Block Diagram
.....................................................................................
5-9.
DSP Megamodule INTC Block Diagram
..............................................................................
5-10.
Interrupt Selector Block Diagram
......................................................................................
5-11.
IVA2.2 EDMA Overview
.................................................................................................
5-12.
TPCC Block Diagram
....................................................................................................
5-13.
DMA/QDMA Channel Mapping and PaRAM Entry
..................................................................
5-14.
TPTC Block Diagram
....................................................................................................
5-15.
Transfer Geometry
.......................................................................................................
5-16.
IVA2.2 MMU Block Diagram
............................................................................................
5-17.
IVA2.2 MMU Translation Table Hierarchy
............................................................................
5-18.
SL2 Memory Interface Block Diagram
................................................................................
5-19.
IVA2.2 WUGEN Description
............................................................................................
5-20.
WUGEN Event Generation
.............................................................................................
5-21.
WUGEN Event Masking
.................................................................................................
5-22.
WUGEN Event Mask Clear
.............................................................................................
5-23.
SYSC Block Diagram
....................................................................................................
5-24.
IVA2.2 Local Memories Hierarchy
.....................................................................................
5-25.
IVA2 Boot Mode Configuration
.........................................................................................
5-26.
IVA2 Boot Basic Programming Model
.................................................................................
60
List of Figures
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated