Public Version
www.ti.com
6-89.
Camera ISP VPBE Resizer Functionality
...........................................................................
6-90.
Camera ISP VPBE Resizer Approximation Scheme
..............................................................
6-91.
Camera ISP VPBE Resizer Cutoff Frequency for Low-Pass Filter
..............................................
6-92.
Camera ISP VPBE Resizer Alignment of Input Pixels to Tap Coefficients
.....................................
6-93.
Camera ISP VPBE Resizer Pseudo-Code Description of the Resizer Algorithm in the 4-Tap/8-Phase
Mode
.....................................................................................................................
6-94.
Camera ISP VPBE Resizer Pseudo-Code Description of the Resizer Algorithm in the 7-Tap/4-Phase
Mode
.....................................................................................................................
6-95.
Camera ISP Histogram Process
......................................................................................
6-96.
Camera ISP Histogram Color Pattern Index
.......................................................................
6-97.
Camera ISP Histogram Region Priority
..............................................................................
6-98.
Camera ISP Shared Buffer Logic Block Diagram
..................................................................
6-99.
Camera ISP Circular Buffer Single Slice Buffer (Write Mode)
....................................................
6-100. Camera ISP Circular Buffer Single Slice Buffer Example (Write Mode)
........................................
6-101. Camera ISP Circular Buffer Control Feedback Loop Example
...................................................
6-102. Camera ISP Circular Buffer Extended Slice Buffer Example
.....................................................
6-103. Camera ISP Circular Buffer Fragmentation Support
...............................................................
6-104. Camera ISP Circular VRFB Buffer Performed Translation
........................................................
6-105. Camera ISP CSI1/CCP2B CCP2_CTRL.VP_CLK_POL Settings
................................................
6-106. Camera ISP CSI1/CCP2B SOF and EOF Region Settings
.......................................................
6-107. Camera ISP CSI1/CCP2B Pixel Data Region Settings
............................................................
6-108. Camera ISP CSI1/CCP2B Pixel Data Destination Settings
.......................................................
6-109. Camera ISP CSI2 Receiver Global Reset Flow Chart
.............................................................
6-110. cam_strobe Signal-Generation for Red-Eye Removal
.............................................................
6-111. Camera ISP CCDC Dependencies Among Framing Settings in Data Flow
....................................
6-112. Camera ISP CCDC CCDC_VD0_IRQ/CCDC_VD1_IRQ Interrupt Behavior When VDPOL = 0
.............
6-113. Camera ISP CCDC CCDC_VD0_IRQ/CCDC_VD1_IRQ Interrupt Behavior When VDPOL = 1
.............
6-114. Camera ISP CCDC CCDC_VD2_IRQ Interrupt Behavior
.........................................................
6-115. Camera ISP CCDC HS/VS Sync Pulse Output Timings
..........................................................
6-116. Camera ISP CCDC Mosaic Filter - CCDC_COLPTN Bit Field Settings
.........................................
6-117. Camera ISP CCDC Data Packing - Pixel Ordering
................................................................
6-118. Camera ISP CCDC Clipping Window Before Output to Memory
................................................
6-119. Camera ISP Resizer Firmware Interactions for Memory-Input Resizing
........................................
6-120. Camera ISP Central-Resource SBL Video-Port Interface Bandwidth Balancing
..............................
6-121. Camera ISP Central-Resource SBL Memory Read Bandwidth Balancing
.....................................
6-122. Camera ISP Software Reset Sequence
.............................................................................
7-1.
Display Subsystem Highlight
..........................................................................................
7-2.
LCD Support Parallel Interface (RFBI Mode)
.......................................................................
7-3.
External Generation of TE Signal Based on Logical OR Operation Between HSYNC and VSYNC
(Active-High)
............................................................................................................
7-4.
LCD Support Parallel Interface (Bypass Mode)
....................................................................
7-5.
LCD Pixel Data Monochrome4 Passive Matrix
.....................................................................
7-6.
LCD Pixel Data Monochrome8 Passive Matrix
.....................................................................
7-7.
LCD Pixel Data Color Passive Matrix
................................................................................
7-8.
LCD Pixel Data Color12 Active Matrix
...............................................................................
7-9.
LCD Pixel Data Color16 Active Matrix
...............................................................................
7-10.
LCD Pixel Data Color18 Active Matrix
...............................................................................
7-11.
LCD Pixel Data Color24 Active Matrix
...............................................................................
7-12.
RFBI Data Stall Signal Diagram
......................................................................................
7-13.
RFBI Data Stall Signal Diagram With Handcheck
.................................................................
63
SWPU177N – December 2009 – Revised November 2010
List of Figures
Copyright © 2009–2010, Texas Instruments Incorporated