Public Version
www.ti.com
General-Purpose Interface Register Manual
Table 25-25. GPIO_IRQSTATUS2
Address Offset
0x028
Physical Address
0x4831 0028
Instance
GPIO1
0x4905 0028
GPIO2
0x4905 2028
GPIO3
0x4905 4028
GPIO4
0x4905 6028
GPIO5
0x4905 8028
GPIO6
Description
This register provides IRQ 2 status information.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
IRQSTATUS2
Bits
Field Name
Description
Type
Reset
31:0
IRQSTATUS2
Interrupt 2 Status Register. Write a 1 in the
RW
0x00000000
corresponding bit to clear it to 0. Write 0 in the
corresponding bit does not affect its value.
0x0: IRQ channel N not triggered
0x1: IRQ channel N triggered
Table 25-26. Register Call Summary for Register GPIO_IRQSTATUS2
General-Purpose Interface Functional Description
•
Synchronous Path: Interrupt Request Generation
•
Asynchronous Path: Wake-Up Request Generation
•
Interrupt (or Wake-Up) Line Release
General-Purpose Interface Basic Programming Model
•
Involved Configuration Registers
:
•
General-Purpose Interface Register Manual
•
General-Purpose Interface Register Mapping Summary
Table 25-27. GPIO_IRQENABLE2
Address Offset
0x02C
Physical Address
0x4831 002C
Instance
GPIO1
0x4905 002C
GPIO2
0x4905 202C
GPIO3
0x4905 402C
GPIO4
0x4905 602C
GPIO5
0x4905 802C
GPIO6
Description
This register provides IRQ 2 enable information.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
IRQENABLE2
Bits
Field Name
Description
Type
Reset
31:0
IRQENABLE2
Interrupt 2 Enable Register
RW
0x00000000
0x0: Disable IRQ generation for channel N
0x1: Enable IRQ generation for channel N
3495
SWPU177N – December 2009 – Revised November 2010
General-Purpose Interface
Copyright © 2009–2010, Texas Instruments Incorporated