Public Version
SCM Register Manual
www.ti.com
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
AVDAC1_COMP_EN[3]
AVDAC1_COMP_EN[2]
AVDAC1_COMP_EN[1]
AVDAC1_COMP_EN[0]
Bits
Field Name
Description
Type
Reset
31
RESERVED
Reserved: Keep at reset value.
RW
0
WtoClr
30:20
RESERVED
Reserved
R
0x000
19
AVDAC1_COMP_EN[3]
Optional control used only for dual-channel configuration.
RW
0x1
It should be low by default (single-channel configuration).
0: (default) Single channel
1: Dual channel configuration
18
AVDAC1_COMP_EN[2]
Optional control used only for dual-channel configuration.
RW
0x0
It should be low by default (single-channel configuration).
0: (default) Module configured as Luma video channel
(dual-channel configuration) or Composite video channel
(single-channel configuration).
1: Module configured as Chroma video channel
(dual-channel configuration).
17
AVDAC1_COMP_EN[1]
Optional control for lower output swing. It should be low
RW
0x0
by default (high output swing).
0: (default) High full-scale output swing
1: Low full-scale output swing.
16
AVDAC1_COMP_EN[0]
Optional control for internal current reference. It should
RW
0x0
be low by default (external current reference).
0: (default) External current reference (external resistor
connected to rset)
1: Internal current reference. In this case, clkres clock is
required to generate the current reference based on an
internal switched-cap resistor.
15:0
RESERVED
Reserved: Keep at reset value.
RW
0x0000
Table 13-255. Register Call Summary for Register CONTROL_AVDAC1
SCM Register Manual
•
:
Table 13-256. CONTROL_AVDAC2
Address Offset
0x0000 02E8
Physical Address
Instance
GENERAL
0x4800 2558
Description
control_avdac2 register description
Type
RW
2630
System Control Module
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated