Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
AC0LEAD
AC1LEAD
DCYLEAD
DCUVLEAD
AC0SYMLEN
AC1SYMLEN
DCYSYMLEN
DCUVSYMLEN
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
Write 0s for future compatibility
RW
0x00
Read returns 0
7
DCYLEAD
This bit signifies that the UVLD is expecting a 1 leading
RW
0x0
Huffman table for the DC Y table.
6
DCUVLEAD
This bit signifies that the UVLD is expecting a 1 leading
RW
0x0
Huffman table for the DC UV table.
5
AC0LEAD
This bit signifies that the UVLD is expecting a 1 leading
RW
0x0
Huffman table for the AC0 table.
4
AC1LEAD
This bit signifies that the UVLD is expecting a 1 leading
RW
0x0
Huffman table for the AC1 table.
3
DCYSYMLEN
Decoded symbol bit length in DC Y table
RW
0x0
0: 12-bit symbol
1: 11-bit symbol
2
DCUVSYMLEN
Decoded symbol bit length in DC UV table
RW
0x0
0: 12-bit symbol
1: 11-bit symbol
1
AC0SYMLEN
Decoded symbol bit length in AC0 table
RW
0x-
0: 12-bit symbol
1: 11-bit symbol
0
AC1SYMLEN
Decoded symbol bit length in AC1 table
RW
0x-
0: 12-bit symbol
1: 11-bit symbol
Table 5-599. Register Call Summary for Register VLCD_VLD_CTL
IVA2.2 Subsystem Register Manual
•
iVLCD Register Mapping Summary
Table 5-600. VLCD_VLD_NRBIT_DC
Address Offset
0x0000 10B8
Physical Address
0x0008 10B8
Instance
iVLCD
Description
This register controls the UVLD operations for the DC terms
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
Y
UV
RESERVED
Bits
Field Name
Description
Type
Reset
31:13
RESERVED
Write 0s for future compatibility
RW
0x0
Read returns 0
12:8
Y
Number of bits to test for the DC Y term as input to UVLD
RW
0x00
7:5
RESERVED
Write 0s for future compatibility
RW
0x0
Read returns 0
4:0
UV
Number of bits to test for the DC UV term as input to UVLD
RW
0x00
1025
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated